採用
報酬
$139,900 - $274,800
必須スキル
ASIC verification
SystemVerilog
Simulation
Test planning
Debugging
Overview
Microsoft Silicon, Cloud Hardware, and Infrastructure Engineering (SCHIE) is the team behind Microsoft’s expanding Cloud Infrastructure and responsible for powering Microsoft’s “Intelligent Cloud” mission. SCHIE delivers the core infrastructure and foundational technologies for Microsoft's over 200 online businesses including Bing, MSN, Office 365, Xbox Live, Teams, One Drive, and the Microsoft Azure platform globally with our server and data center infrastructure, security and compliance, operations, globalization, and manageability solutions. Our focus is on smart growth, high efficiency, and delivering a trusted experience to customers and partners worldwide and we are looking for passionate, high-energy engineers to help achieve that mission.
The Data Processing Unit (DPU) team brings together state-of-the-art software and hardware expertise to create a highly programmable and high-performance ASIC with the capability to efficiently handle large data streams. Thanks to its integrated design, this solution empowers teams to operate with increased agility and deliver significantly superior performance compared to CPU-based alternatives
DPU Silicon engineers have the opportunity to work on a wide range of exciting technologies including PCIe, DDR, processors and custom accelerators.
Responsibilities Pre-Silicon Verification
Improves verification efficiency through new and updated methodologies or tools. Defines verification strategies and test plans.
Owns verification of complex flows at the system on chip (SoC), subsystem (SS), or intellectual property (IP) levels. Drives the development of verification environments, runs, and debugs simulations to drive quality. Influences the product life cycle from definition to silicon, including writing test plans, developing tests, debugging failures and coverage signoff. Leads application of random-stimulus, coverage, formal verification, or other verification techniques to find bugs and meet test plan goals.
Performance
Works collaboratively with various teams to define performance modeling requirements and ensure technology development planning meets needs. Determines type of performance model needed and appropriate model fidelity. Leads development of the performance model. Organizes analysis of workload information to identify performance bottlenecks. Collaborates across functions to propose architectural/microarchitectural changes and provide quantitative justification. Leads verification of correlation of system on chip (SoC) performance models to RTL implementation.
Post-Silicon Validation
Drives development of tools/scripts and guides team to implement silicon debug tools and capabilities, such as crash dumps, register dumps, triggers and tracing, and closed chassis/remote debug.
Develops comprehensive, full-chip validation strategy, requirements, environments, tools, and methodologies, including debug board, hardware/software, and lab requirements. Organizes creation of content to run on both bare metal and operating system (OS) environments (e.g., synthetic system on chip (SoC) validation targeting Core, Coherency, Memory, Input/Output (I/O), Accelerators, Security).
Qualifications Required Qualifications:
- Doctorate in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 3+ years technical engineering experience
- OR Master's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 6+ years technical engineering experience
- OR Bachelor's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 8+ years technical engineering experience
- OR equivalent experience.
Other Requirements:
Ability to meet Microsoft, customer and/or government security screening requirements are required for this role. These requirements include but are not limited to the following specialized security screenings: Microsoft Cloud Background Check: This position will be required to pass the Microsoft Cloud Background Check upon hire/transfer and every two years thereafter.
Preferred Qualifications:
- Experience working with large verification projects, including cluster/subsystem and fullchip environments.
- Ability to lead large scale verification execution, driving multiple senior level verification engineers across geographic regions towards project completion.
- Develop comprehensive pre-silicon verification test plans based on design specifications and performance requirements.
- Create and maintain UVM/System Verilog-based testbenches for block-level, cluster-level, fullchip and emulation verification
- Comfortable and experienced with AI based tools to accelerate productivity.
- Experience with coverage-driven verification, functional coverage, and code coverage analysis.
- Execute simulations using industry-standard tools/languages (e.g., System Verilog, Perl, C/C++, Assembly, UVM, VCS, Simvision) and analyze results to identify and resolve design issues.
- Understanding of digital design, computer architecture (ARM, RISC-V, MIPS), and verification methodologies.
- Familiarity with AMBA protocols (AXI, AHB, APB), ethernet and PCIE interfaces
- Collaborate with cross-functional teams to define verification scope, coverage goals, and debug strategies.
- Document verification methodologies, test results, and debug findings for internal reviews and compliance.
- Participate in design reviews, contribute to architecture discussions, and support post-silicon validation efforts.
- Debugging skills and ability to work independently in a fast-paced environment.
Silicon Engineering IC5 - The typical base pay range for this role across the U.S. is USD $139,900 - $274,800 per year. There is a different range applicable to specific work locations, within the San Francisco Bay area and New York City metropolitan area, and the base pay range for this role in those locations is USD $188,000 - $304,200 per year.
Certain roles may be eligible for benefits and other compensation. Find additional benefits and pay information here:
https://careers.microsoft.com/us/en/us-corporate-pay
This position will be open for a minimum of 5 days, with applications accepted on an ongoing basis until the position is filled.
Microsoft is an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to age, ancestry, citizenship, color, family or medical care leave, gender identity or expression, genetic information, immigration status, marital status, medical condition, national origin, physical or mental disability, political affiliation, protected veteran or military status, race, ethnicity, religion, sex (including pregnancy), sexual orientation, or any other characteristic protected by applicable local laws, regulations and ordinances. If you need assistance with religious accommodations and/or a reasonable accommodation due to a disability during the application process, read more about requesting accommodations.
総閲覧数
1
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Sr. Director - Business Management
Applied Materials · Santa Clara,CA

EPIC Technology Project Customer-level Manager
Applied Materials · Santa Clara,CA

NW Deployment Build Lead , Infra - GND
Amazon · Santa Clara, CA, USA

Global Endovascular Franchise Director
Abbott · United States - California - Santa Clara

Regulatory Affairs Manager - Vascular (on-site)
Abbott · United States - California - Santa Clara
Microsoftについて

Microsoft
PublicMicrosoft Corporation is an American multinational technology conglomerate headquartered in Redmond, Washington.
10,001+
従業員数
Redmond
本社所在地
$3000B
企業価値
レビュー
3.8
5件のレビュー
ワークライフバランス
4.1
報酬
4.3
企業文化
3.4
キャリア
3.2
経営陣
3.0
65%
友人に勧める
良い点
Excellent compensation and benefits package
Four-day workweek with improved work-life balance
Supportive managers and teams
改善点
High-pressure environment causing anxiety
Unprofessional interview processes
Limited creative work opportunities
給与レンジ
5,620件のデータ
Senior/L5
Senior/L5 · Account Management
5件のレポート
$209,483
年収総額
基本給
$181,941
ストック
-
ボーナス
-
$194,895
$209,483
面接体験
1件の面接
難易度
4.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 0%
ネガティブ 100%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Culture Fit
ニュース&話題
Could Microsoft Win The War For Enterprise AI? - Josh Bersin
Josh Bersin
News
·
3d ago
‘Starting In April’—Microsoft Changes Windows Update After 15 Years - Forbes
Forbes
News
·
3d ago
Microsoft is reportedly giving you a ton of Start menu customization options - XDA
XDA
News
·
3d ago
Get Microsoft Office apps on your Mac for under $9 each - Mashable
Mashable
News
·
3d ago