채용
복지 및 혜택
•Equity
•Mental Health
필수 스킬
Silicon Photonics
Physical design
Layout design
DRC
LVS
Python
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the system’s interconnect bandwidth, memory bandwidth, and memory capacity. Celestial AI’s Photonic Fabric™ is the next-generation interconnect technology that delivers a tenfold increase in performance and energy efficiency compared to competing solutions.
What You Can Expect
In this role, you will be a key part of the team responsible for the design and layout of very large-scale Silicon Photonic ICs (PICs) that interface directly with co-designed ASICs from advanced technology nodes at TSMC.
ESSENTIAL DUTIES AND RESPONSIBILITIES
- Contribute to the design and layout of very large-scale Silicon Photonic ICs (PICs) that interface directly with co-designed ASICs.
- Contribute to PIC delivery, all the way from floor-planning and top-level block placement to micro-architecture, optical & electrical routing, and back-end DRC and LVS verification.
- Work in conjunction with broader analog, digital and packaging teams to drive PIC physical design in accordance with product requirements related to opto-electronic performance, signal integrity (SI) & power integrity (PI).
- Work closely with the rest of the Photonics team to optimize layout flows and add to existing software base for automated design and verification.
What We're Looking For
- Bachelor’s degree in Computer Science, Electrical Engineering or related fields and at least 1-3 years of related professional experience OR Master’s degree / PhD in Computer Science, Electrical Engineering or related fields with no professional experience.
- PhD in engineering or physics with concentration/experience in integrated photonics preferred.
- Good grasp of fundamental photonics concepts and engineering design principles
- Experience with Silicon Photonics Process Design Kits and related best practices in the layout of photonic devices, sub-systems and full PICs.
- Experience with physical design packages (Cadence, Siemens Mentor, Klayout or similar), including layout automation within these tools using SKILL, Python or similar.
- Experience with layout verification tools for DRC, ERC and LVS (Calibre, Pegasus or similar).
- Familiarity with SI and PI-aware electrical routing for analog and digital blocks is a strong plus.
- Self-starter
- Creativity in problem-solving with strong attention to detail
- Thrives in a highly collaborative and dynamic work environment
- Excellent oral and written communication skills
Expected Base Pay Range (USD)
113,900 - 168,500, $ per annum
The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.
Additional Compensation and Benefit Elements
Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life’s most important moments. Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition. Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones. We look forward to sharing more with you during the interview process.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.
Interview Integrity
To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.
These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.
This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
총 조회수
1
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Senior PDK Engineer
NVIDIA · US, CA, Santa Clara

Process engineer III - MicroLEDs
Applied Materials · Santa Clara,CA

Product Engineer III
Applied Materials · Santa Clara,CA

Senior Thermal Design Engineer
NVIDIA · US, CA, Santa Clara

Principal CPU Systems Debug Architecture/RTL Engineer
Qualcomm · Santa Clara, California, United States of America
Marvell 소개

Marvell
PublicMarvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.
5,001-10,000
직원 수
Santa Clara
본사 위치
$15.2B
기업 가치
리뷰
3.6
10개 리뷰
워라밸
3.2
보상
3.8
문화
3.5
커리어
2.8
경영진
2.9
65%
친구에게 추천
장점
Good benefits and compensation
Supportive team and leadership
Flexible work arrangements
단점
Limited career advancement opportunities
High workload and long hours
Poor management and communication
연봉 정보
16개 데이터
Junior/L3
Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II
1개 리포트
$111,800
총 연봉
기본급
$86,000
주식
-
보너스
-
$111,800
$111,800
면접 경험
1개 면접
난이도
4.0
/ 5
소요 기간
14-28주
합격률
100%
경험
긍정 100%
보통 0%
부정 0%
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Final Round/Onsite
6
Offer
자주 나오는 질문
Technical Knowledge
System Design
Behavioral/STAR
Past Experience
UI/Frontend Architecture
뉴스 & 버즈
Marvell Technology (MRVL) Stock Is Up, What You Need To Know - Yahoo Finance
Yahoo Finance
News
·
3d ago
Marvell and Broadcom Stocks Are on Fire. They’re Not Done Yet. - Barron's
Barron's
News
·
3d ago
Sandisk vs. Marvell: Which AI Infrastructure Stock Should You Buy? - Zacks Investment Research
Zacks Investment Research
News
·
5d ago
Marvell: Slower To AI Race, Hasty Rally - Downgrade To Hold (NASDAQ:MRVL) - Seeking Alpha
Seeking Alpha
News
·
5d ago