refresh

트렌딩 기업

트렌딩 기업

채용

채용Marvell

Memory Layout Principal Engineer

Marvell

Memory Layout Principal Engineer

Marvell

Bangalore

·

On-site

·

Full-time

·

2mo ago

복지 및 혜택

Parental Leave

Learning

Equity

Flexible Hours

Healthcare

필수 스킬

PostgreSQL

JavaScript

Python

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Marvell’s Central Engineering (CE) team drives the development of advanced So Cs across diverse end markets, leveraging cutting-edge process technologies, analog/digital design, and advanced packaging. You will be part of the CE Memory team, delivering high-performance memory IPs that power Marvell’s next-generation products in AI, cloud data center, storage, security, and networking. This role offers the ideal environment to tackle challenges in advanced nodes, providing both breadth across engineering domains and depth within your specialization. You’ll be part of a small, agile team making a big impact across Marvell’s product portfolio.

What You Can Expect

  • Own the entire layout process for memory compilers and custom macros, including floorplanning, leaf-cell creation, integration, and construction.
  • Ensure successful completion of all physical and reliability checks (DRC, LVS, ERC, EM/IR analysis) for tape-out readiness.
  • Collaborate with circuit design and CAD teams to optimize layouts for PPA targets across advanced nodes (7nm, 5nm, 3nm).
  • Develop scripts (Perl, Python, SKILL) to improve compiler flows and verification efficiency.
  • Lead layout reviews, mentor junior engineers, and promote best practices.
  • Work with foundry teams and customers to define memory IP requirements and resolve technical issues.
  • Contribute to memory architecture analysis, technology roadmap, and design methodology improvements.

What We're Looking For

  • Bachelor's or Master's degree and/or PhD in Electrical/Electronics Engineering, Microelectronics, or related fields, with 10–12 years of relevant professional experience.
  • Hands-on experience in SRAM/ROM/RF compiler layouts (bitcell, sense amp, row decoder, control, IO).
  • Proven ability to design layouts from scratch: device floorplanning, signal planning, metal track planning, and full execution.

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

총 조회수

0

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

Marvell 소개

Marvell

Marvell

Public

Marvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.

5,001-10,000

직원 수

Santa Clara

본사 위치

$15.2B

기업 가치

리뷰

3.6

10개 리뷰

워라밸

3.2

보상

3.8

문화

3.5

커리어

2.8

경영진

2.9

65%

친구에게 추천

장점

Good benefits and compensation

Supportive team and leadership

Flexible work arrangements

단점

Limited career advancement opportunities

High workload and long hours

Poor management and communication

연봉 정보

16개 데이터

Junior/L3

Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II

1개 리포트

$111,800

총 연봉

기본급

$86,000

주식

-

보너스

-

$111,800

$111,800

면접 경험

1개 면접

난이도

4.0

/ 5

소요 기간

14-28주

합격률

100%

경험

긍정 100%

보통 0%

부정 0%

면접 과정

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Final Round/Onsite

6

Offer

자주 나오는 질문

Technical Knowledge

System Design

Behavioral/STAR

Past Experience

UI/Frontend Architecture