refresh

트렌딩 기업

트렌딩 기업

채용

채용Marvell

DE05T5 - Design Verification Principal Engineer

Marvell

DE05T5 - Design Verification Principal Engineer

Marvell

Bangalore

·

On-site

·

Full-time

·

1mo ago

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Marvell Data Centre Engineering (DCE) - Compute & Storage (CCS) BU has been at the forefront of developing and delivering leading-edge, high-performance data processing silicon platforms. By delivering a stream of technical innovations through a diverse set of fast‐growing product lines, Marvell technology is powering the next‐generation data processing and workload acceleration platforms for the Carrier, Cloud/Enterprise and Automotive Compute market segments. The team focusses on the Custom ASIC business, Cloud AI solutions & Enterprise/Career solutions including the CXL product line.

What You Can Expect

  • SOC & Sub system verification activities - should have participated in successful completion of SOC/Subsys projects across all phases from SOC/Subsys Specification to Silicon.
  • Responsible for complete SOC/Subsys verification activities like - develop verification architecture and verification plan, develop UVM based testbench, Integrate in-house verification components + complex VIP’s ( ARM, Cadence, Synopsys, etc), develop test cases (UVM & assembly), verify and do coverage analysis in RTL and gate level design.
  • Conduct reviews in all the SOC/Subsys verification phases, to achieve desired quality + on-schedule deliverables and drive SOC/Subsys verification process improvement.
  • Mentor junior engineers and technically guide and monitor them on their day to day technical tasks.
  • Work effectively with a global team and be self-motivated to manage deliverables
  • Communicate clearly both verbally and in writing.

What We're Looking For:

-Bachelor’s degree in CS/EE or Master degree in CS/EE with 12+ years of relevant experience.

  • Experience in SOC/Subsys level (rather than block level) verification of ARM-based SOCs; experince in ARM based boot environment preferred.

  • Knowledgeable of ARM architecture and AMBA bus standards like AXI-4, CHI and ACE.

  • Experience with industry standard interfaces such as DDR, eMMC, PCIE, Ethernet and USB.

  • Experience in coding UVM SOC/Subsys level testbenches, BFM, scoreboards, monitors, etc.

  • Proficient in writing and debugging tests in UVM as well as C.

  • Exposure to Cadence, Synopsys, Mentor and/or ARM verification tools.

  • Experience with assertion-based formal verification tools.

  • Proficient in programming in scripting languages such as tcl and Perl.

  • Understanding of hardware emulation support.

  • Familiarity with TLMs in SystemC.

  • Experience in Version tools like CVS, SVN, GIT etc.

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

총 조회수

1

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

Marvell 소개

Marvell

Marvell

Public

Marvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.

5,001-10,000

직원 수

Santa Clara

본사 위치

$15.2B

기업 가치

리뷰

3.6

10개 리뷰

워라밸

3.2

보상

3.8

문화

3.5

커리어

2.8

경영진

2.9

65%

친구에게 추천

장점

Good benefits and compensation

Supportive team and leadership

Flexible work arrangements

단점

Limited career advancement opportunities

High workload and long hours

Poor management and communication

연봉 정보

16개 데이터

Junior/L3

Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II

1개 리포트

$111,800

총 연봉

기본급

$86,000

주식

-

보너스

-

$111,800

$111,800

면접 경험

1개 면접

난이도

4.0

/ 5

소요 기간

14-28주

합격률

100%

경험

긍정 100%

보통 0%

부정 0%

면접 과정

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Final Round/Onsite

6

Offer

자주 나오는 질문

Technical Knowledge

System Design

Behavioral/STAR

Past Experience

UI/Frontend Architecture