採用
福利厚生
•Healthcare
•Equity
•Learning
•Parental Leave
必須スキル
TypeScript
JavaScript
Python
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
The Custom Cloud Solutions (CCS) Architecture team is at the forefront of designing and delivering Marvell’s next-generation custom silicon for the world’s most advanced cloud and AI data centers. This group defines the product and technology vision for custom compute ASICs, collaborating closely with top hyperscalers, system architects, and Marvell’s internal design, IP, and technology teams.
As a Senior Principal Memory Architect, you will play a key role in defining and delivering memory subsystem solutions that power cutting-edge data center architectures. Your work will directly shape Marvell’s leadership in memory innovation across AI, HPC, and cloud workloads.
- What You Can Expect
- Architect high-performance HBM/DDR memory subsystems for Marvell’s custom compute products, including developing specifications, performance models, and product requirements.
- Define and evolve Marvell’s memory controller architecture strategy and roadmap, partnering with customers and internal teams to deliver optimal solutions for next-generation workloads.
- Drive micro-architecture development, design specifications, and verification plans in close collaboration with RTL, physical design, and validation teams.
- Develop system-level models to evaluate and optimize performance (throughput, latency, QoS, power, area) across multiple design options.
- Collaborate cross-functionally with hardware, firmware, and validation organizations to ensure end-to-end product quality, performance, and reliability.
- Lead innovation initiatives around memory subsystem architecture, including ECC, RAS, and reliability improvements for server-class products.
- Represent Marvell in technical discussions with customers and ecosystem partners, influencing industry direction and technical decisions.
On-site requirement: This role is 100% in-office at our Santa Clara, Irvine or Boise locations five days per week (no remote or hybrid work option).
What We're Looking For:
- *Education:
- Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field and 15+ years of relevant experience,*or
- Master’s/PhD with *8+ years of experience in memory architecture or system design.
- *Technical Expertise:
- Deep understanding of *DDR/HBM memory subsystem architecture for data center compute, AI, or XPU systems.
- Proven experience designing or specifying *HBM/DDR memory controllers and associated subsystems.
- Strong familiarity with *JEDEC standards (HBM3/4, DDR4/5, LPDDR5/5X/6) and related memory interface technologies.
- Experience with *system modeling and performance analysis tools for evaluating memory system trade-offs.
- Demonstrated experience developing *ECC, RAS, and reliability features for server or high-performance SoC designs.
- *Soft Skills:
Strong analytical and conceptual thinking with a track record of innovation.
Excellent communication skills and the ability to collaborate effectively across global, multi-disciplinary teams.- Passion for architecting *memory solutions that redefine performance and efficiency in data center computing
Expected Base Pay Range (USD)
177,380 - 265,700, $ per annum
The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.
Additional Compensation and Benefit Elements:
At Marvell, we offer a total compensation package including a base and bonus.
Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.
_Interview Integrity__As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, Co Pilot, or note-taking bots) during interviews.__Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process._This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
連絡先と所在地
総閲覧数
1
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Principal Machine Learning Platform Engineer (Prisma AIRS) Santa Clara, CA 01/26/2026
Palo Alto Networks · santa clara

Senior Staff Engineer, Dev Ops Engineer
Qualcomm · Santa Clara, California, United States of America

Senior Capacity Engineer - Apple Services Engineering
Apple · Santa Clara, CA

Principal Site Reliability Engineer Santa Clara, CA 02/05/2026
Palo Alto Networks · santa clara

Senior Product OS and DevOps Engineer
Johnson & Johnson · Santa Clara, California, United States of America
Marvellについて

Marvell
PublicMarvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.
5,001-10,000
従業員数
Santa Clara
本社所在地
$15.2B
企業価値
レビュー
3.6
10件のレビュー
ワークライフバランス
3.2
報酬
3.8
企業文化
3.5
キャリア
2.8
経営陣
2.9
65%
友人に勧める
良い点
Good benefits and compensation
Supportive team and leadership
Flexible work arrangements
改善点
Limited career advancement opportunities
High workload and long hours
Poor management and communication
給与レ ンジ
16件のデータ
Junior/L3
Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II
1件のレポート
$111,800
年収 総額
基本給
$86,000
ストック
-
ボーナス
-
$111,800
$111,800
面接体験
1件の面接
難易度
4.0
/ 5
期間
14-28週間
内定率
100%
体験
ポジティブ 100%
普通 0%
ネガティブ 0%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Final Round/Onsite
6
Offer
よくある質問
Technical Knowledge
System Design
Behavioral/STAR
Past Experience
UI/Frontend Architecture
ニュース&話題
Marvell Technology (MRVL) Stock Is Up, What You Need To Know - Yahoo Finance
Yahoo Finance
News
·
3d ago
Marvell and Broadcom Stocks Are on Fire. They’re Not Done Yet. - Barron's
Barron's
News
·
4d ago
Sandisk vs. Marvell: Which AI Infrastructure Stock Should You Buy? - Zacks Investment Research
Zacks Investment Research
News
·
5d ago
Marvell: Slower To AI Race, Hasty Rally - Downgrade To Hold (NASDAQ:MRVL) - Seeking Alpha
Seeking Alpha
News
·
5d ago