refresh

トレンド企業

トレンド企業

採用

求人Marvell

Design Verification, Staff Engineer

Marvell

Design Verification, Staff Engineer

Marvell

Ho Chi Minh

·

On-site

·

Full-time

·

1mo ago

必須スキル

Python

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Infrastructure Processor Business Unit, a part of Networking and Processor Business Group, encompasses OCTEON and the award-winning OCTEON Fusion-M® product families. The SoC family of multi-core CPU processors and Radio Access So Cs offer best-in-class performance, low power, rich software ecosystem, virtualization features, and open source application support with highly optimized custom ARM CPU cores providing an excellent solution for a highly flexible end-to-end optimized 5G platform.
As part of the Infrastructure Processor unit at Marvell, you will verify all of the circuitry that goes inside our chips for the general market and for specific customers. These chips use cutting-edge technology to facilitate data transfers at high speeds, and you will help verify that each design meets our customers’ specifications whether they’re a major telecom organization or automotive company, etc.

What You Can Expect:

  • Develop and implement verification plans for Serdes/PHY chip designs.
  • Create and maintain testbenches using industry-standard verification tools and methodologies.
  • Perform functional and performance verification of complex digital designs.
  • Collaborate with design and architecture teams to identify and resolve design issues.
  • Analyze and debug simulation failures and provide detailed reports on verification results.
  • Mentor and guide junior verification engineers.

What We're Looking For

  • BS/MS/PhD Degree in Electrical Engineering / Computer Engineering / Electronics and Telecommunications Engineering, or a related field.
  • Proficiency in verification languages such as System Verilog, UVM, and scripting languages (Python, Perl, etc.).
  • Understanding of ASIC design flow, strong understanding of digital design and verification methodologies.
  • Experience with industry-standard EDA tools (e.g., Cadence, Synopsys, Mentor Graphics).
  • Strong mathematical skills.
  • Strong problem-solving skills.
  • Fluent in English language, excellent communication skills,
  • Preferred Qualifications: Experience with high-speed Serdes/PHY interfaces design/design verification.

Additional Compensation and Benefit Elements

  • Competitive salary, plus 13th-month salary and performance-based bonus

  • RSUs (Restricted Stock Units) for new joiners and on-going annually

  • Premium health & accident insurance for you and your family (spouse and children)

  • Annual medical check-up at a designated hospital arranged by Marvell

  • Generous paid leave policies: 15 annual leave days, 3 Recharge periods per year (company-wide off-work from Friday to Monday), 5 paid sick leave days, 3 days of volunteer time-off and 11 public holidays

  • Exciting Employee Events: Participate in fun activities throughout the year such as team birthdays, sports tournaments, company trips, mid-autumn, appreciation week, charity, health seminars, year-end party, and more.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Marvellについて

Marvell

Marvell

Public

Marvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.

5,001-10,000

従業員数

Santa Clara

本社所在地

$15.2B

企業価値

レビュー

3.6

10件のレビュー

ワークライフバランス

3.2

報酬

3.8

企業文化

3.5

キャリア

2.8

経営陣

2.9

65%

友人に勧める

良い点

Good benefits and compensation

Supportive team and leadership

Flexible work arrangements

改善点

Limited career advancement opportunities

High workload and long hours

Poor management and communication

給与レンジ

16件のデータ

Junior/L3

Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II

1件のレポート

$111,800

年収総額

基本給

$86,000

ストック

-

ボーナス

-

$111,800

$111,800

面接体験

1件の面接

難易度

4.0

/ 5

期間

14-28週間

内定率

100%

体験

ポジティブ 100%

普通 0%

ネガティブ 0%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Final Round/Onsite

6

Offer

よくある質問

Technical Knowledge

System Design

Behavioral/STAR

Past Experience

UI/Frontend Architecture