招聘
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
Marvell’s high-speed DSPs are at the forefront of developing a PAM/Coherent ecosystem, providing low-power, high-performance solutions for cloud data center infrastructure, service providers, AI networks, enterprises, and 5G.
This team hires some of the biggest problem solvers in Silicon and has a huge impact on the work done at Marvell. The customers served by this team are often other chip companies and big tech companies, familiar names to all candidates.
You will be part of a highly-skilled, dynamic team driving the development of Marvell’s next-generation high-speed PAM/Coherent DSPs and PHY designs, which utilize cutting-edge CMOS technology.
As a member of a digital design team, you will be assisting in chip design working closely with architecture team, verification team, supporting back-end teams and timing closure.
What You Can Expect:
What You Can Expect:
- Develop overall efficient RTL using (System)Verilog, synthesis, and backend resources.
- Integrate internal and external vendor IPs.
- Design, debug, and support ICs, IPs and block DFT
- Implement and contribute specifying chip digital features.
- Work closely with the architecture, floorplanning, backend, verification, DFT, STA teams and other cross functional teams to produce high quality hardware.
- Participate in various aspects of chip design RTL development, DFT design, synthesis, static timing analysis, formal equivalence, RTL lint, cross clock domain (CDC) analysis and functional verification.
- Develop ASIC specification and micro-architecture of signal processing and communications algorithms.
- Assist in design automation of various aspects of the CAD EDA flow.
- Develop post-silicon debug and correlation.
- Collaborate with cross-functional teams consisting of architects, designers, verification, physical design, and software/firmware engineers.
What We're Looking For
What We're Looking For:
-
Candidate must have a MS/PhD (preferred) degree in EE or related technical field(s).
-
Fluent in RTL coding design techniques. Experience, DFT, resets, LEC, Lint, etc
-
Experience working with multi-clock designs.
-
Experience on synthesis, static-timing closure, formal verification, gate-level simulations, and block-level functional verification.
-
Experience on Test structures for DFT, IP Integration, Fault models, coverage improvement techniques.
-
Hands-on experience on most aspects of chip-development process with proficiency in front-end design tools and methodologies.
-
Ability to multi-task and must be flexible and adaptable to a rapidly changing and demanding environment.
-
Must be a team player with a strong can-do attitude.
-
Effective communication and presentation skills.
-
Design experience in high speed (>1 GHz)/high-performance DSP products is highly desirable.
-
Knowledge of scripting languages such as Python, Perl, Tcl, and UNIX shell is highly desirable.
Additional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Interview Integrity
To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.
These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.
This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Senior Designer - Advanced UX team
General Motors · Warren, Michigan, United States of America

Business Continuity Senior Specialist - Governance Risk and Compliance
TikTok · Washington, DC

Service Design Senior Associate
JPMorgan Chase · New York, NY, United States, US

Sr. RFIC Design Engineer (Silicon Engineering)
SpaceX · Irvine, CA

Staff Product Designer, Acrobat
Adobe · Bangalore; Noida
关于Marvell

Marvell
PublicMarvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.
5,001-10,000
员工数
Santa Clara
总部位置
$15.2B
企业估值
评价
3.6
10条评价
工作生活平衡
3.2
薪酬
3.8
企业文化
3.5
职业发展
2.8
管理层
2.9
65%
推荐给朋友
优点
Good benefits and compensation
Supportive team and leadership
Flexible work arrangements
缺点
Limited career advancement opportunities
High workload and long hours
Poor management and communication
薪资范围
16个数据点
Junior/L3
Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II
1份报告
$111,800
年薪总额
基本工资
$86,000
股票
-
奖金
-
$111,800
$111,800
面试经验
1次面试
难度
4.0
/ 5
时长
14-28周
录用率
100%
体验
正面 100%
中性 0%
负面 0%
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Final Round/Onsite
6
Offer
常见问题
Technical Knowledge
System Design
Behavioral/STAR
Past Experience
UI/Frontend Architecture
新闻动态
Marvell Technology (MRVL) Stock Is Up, What You Need To Know - Yahoo Finance
Yahoo Finance
News
·
3d ago
Marvell and Broadcom Stocks Are on Fire. They’re Not Done Yet. - Barron's
Barron's
News
·
3d ago
Sandisk vs. Marvell: Which AI Infrastructure Stock Should You Buy? - Zacks Investment Research
Zacks Investment Research
News
·
5d ago
Marvell: Slower To AI Race, Hasty Rally - Downgrade To Hold (NASDAQ:MRVL) - Seeking Alpha
Seeking Alpha
News
·
5d ago