热门公司

招聘

职位Marvell

Memory Layout Staff Engineer

Marvell

Memory Layout Staff Engineer

Marvell

Bangalore

·

On-site

·

Full-time

·

1mo ago

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Marvell’s Central Engineering (CE) team drives the development of advanced So Cs across a wide range of end markets, leveraging cutting-edge process technologies, analog mixed-signal design, and advanced packaging. Within CE, the AMS (Analog Mixed Signal) team is responsible for the layout design of high-speed Ser Des IPs and other complex analog circuits, playing a key role in enabling Marvell’s next-generation semiconductor solutions. This role is critical in ensuring high-performance analog circuits are accurately and efficiently implemented on silicon. As technology nodes advance, analog layout faces increasing challenges in complexity and variability—demanding innovative design approaches and sophisticated tooling. Marvell offers the ideal environment to explore these challenges, providing both breadth across engineering domains and depth within your specialization.
You’ll be part of a small, agile team making a big impact across Marvell’s product portfolio, including AI, cloud data center, storage, security, and networking.

What You Can Expect:

  • Play a leading role in developing full-custom memory layout and sign-off verification flows
  • Collaborate with circuit designers globally to translate schematics into efficient, high-performance layouts and drive end-to-end ownership from floor planning to tape-out.
  • Ensure physical verification closure by resolving DRC, LVS, ERC, and antenna violations; perform EMIR analysis and implement fixes for IR drop and electromigration.
  • Lead layout reviews, mentor junior engineers, and promote best practices, optimization techniques, and design rule compliance while fostering knowledge-sharing and process improvements.
  • Stay ahead of evolving technologies and tools, and develop automation scripts (Perl, Tcl, SKILL) to enhance productivity and consistency.

What We're Looking For

  • Education: BE/B.Tech or MS/M.Tech in Electrical/Electronics Engineering, Microelectronics, or related fields; 5+ years of hands-on SRAM compiler layout experience
  • Strong understanding of semiconductor process technologies, device physics, and layout effects in advanced nodes.
  • Full-custom memory layout development for SRAM compiler blocks
  • Complete physical verification across EM, IR, LVS, DRC and related flows
  • Work closely with circuit, architecture, and verification teams
  • Drive layout quality, constraints, and design-rule adherence
  • Support optimization, debug, and design-rule closure
  • Proficiency with Cadence Virtuoso and industry-standard EDA tools; scripting skills (Perl, Tcl, SKILL) for automation are a plus.
  • Excellent communication skills to collaborate with global teams and provide clear status updates.
  • Self-motivated, adaptable, and eager to learn in a dynamic environment.

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

总浏览量

1

申请点击数

0

模拟申请者数

0

收藏

0

关于Marvell

Marvell

Marvell

Public

Marvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.

5,001-10,000

员工数

Santa Clara

总部位置

$15.2B

企业估值

评价

3.6

10条评价

工作生活平衡

3.2

薪酬

3.8

企业文化

3.5

职业发展

2.8

管理层

2.9

65%

推荐给朋友

优点

Good benefits and compensation

Supportive team and leadership

Flexible work arrangements

缺点

Limited career advancement opportunities

High workload and long hours

Poor management and communication

薪资范围

16个数据点

Junior/L3

Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II

1份报告

$111,800

年薪总额

基本工资

$86,000

股票

-

奖金

-

$111,800

$111,800

面试经验

1次面试

难度

4.0

/ 5

时长

14-28周

录用率

100%

体验

正面 100%

中性 0%

负面 0%

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Final Round/Onsite

6

Offer

常见问题

Technical Knowledge

System Design

Behavioral/STAR

Past Experience

UI/Frontend Architecture