採用
必須スキル
Cadence Virtuoso
SKILL
AMS Layout Design
SERDES design
FinFET layout
DRC
LVS
EMIR
Parasitic extraction
About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
As an Analog Layout Staff Engineer with Marvell, We are building next-generation 50G/100G optical link solutions for data-centric computing, leveraging advanced silicon photonics integrated with cutting-edge CMOS electronics. We're looking for a highly skilled AMS Layout Design Engineer to architect and implement high-speed analog and mixed-signal circuits for our photonic transceivers and electronic ICs (EICs).
You’ll work closely with our Analog and Mixed Signal (AMS) team to deliver scalable, low-power, high-performance EICs in leading edge technology processes for optical compute and interconnects.
What You Can Expect:
- Working with global teams across Cannada, the U.S., and INDIA, you will do layouts and verifications using Cadence Virtuoso, collaborating closely with the designer to refine and debug iteratively until the design meets specifications. Project durations vary from a few months to a year and a half with flexibility to switch based on changing priorities is appreciated.
- To be successful in this role, you must:
- Have fundamental understanding of electrical concepts, likely acquired through a degree in Electrical Engineering (graduate or undergraduate).
- Design the physical layout of high-speed SERDES circuits in FinFET technologies (5nm and below), including TX, RX, PLL, CDR, and equalization blocks.
- Own and drive the floor planning, transistor-level layout, and full custom mask design of analog, mixed-signal, and high-speed digital blocks.
- Collaborate closely with circuit design teams to understand schematic requirements, optimize layout for performance, area, and power, and ensure first-pass silicon success.
- Perform advanced layout techniques for signal integrity, device matching, and low-noise design in high-speed and high-density environments.
- Execute parasitic extraction (PEX) and work with circuit designers for layout-versus-schematic (LVS), DRC closure, and post-layout simulation and optimization.
- Apply strong understanding of ESD, latch-up, and reliability considerations to layout design practices.
- Maintain schedule ownership of layout milestones, working with program managers and stakeholders to meet aggressive project timelines.
- Utilize industry-standard EDA tools (Cadence Virtuoso) and scripting (Skill, Python, etc.) to automate and optimize layout tasks and verification flows.
What We're Looking For
- Education: BE/B.Tech or MS/M.Tech in Electrical/Electronics Engineering, Microelectronics, or related fields.
- 4+ years of experience in AMS Layout Design.
- Hands-on Layout Experience in high-speed SERDES architectures
- Hand-on Layout Experience in Advanced FinFET technology nodes
- You should be highly skilled in the following areas:
- Cadence Virtuoso and SKILL
- AMS Layout Verification flows (DRC, LVS, EMIR) and chip assembly techniques
- Working closely with AMS Design Engineers to ensure the intent of design is built in Layout
- Excellent communication skills are necessary to work with multiple domain experts, such as digital/VLSI, Photonics, and packaging.
Additional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.
Interview Integrity
To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.
These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.
This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Sr Associate Compute Engineer
Amgen · India - Hyderabad

Application Development Senior Analyst - HIH - Evernorth
Cigna · Hyderabad, India

SOC RTL Lead Design Engineer
AMD · Hyderabad

Senior Security Graph Engineer
Microsoft · India, Telangana, Hyderabad

Staff GPU Engineer
Qualcomm · Hyderabad, Telangana, India
Marvellについて

Marvell
PublicMarvell Technology, Inc. is an American company, headquartered in Santa Clara, California, which develops and produces semiconductors and related technology.
5,001-10,000
従業員数
Santa Clara
本社所在地
$15.2B
企業価値
レビュー
3.6
10件のレビュー
ワークライフバランス
3.2
報酬
3.8
企業文化
3.5
キャリア
2.8
経営陣
2.9
65%
友人に勧める
良い点
Good benefits and compensation
Supportive team and leadership
Flexible work arrangements
改善点
Limited career advancement opportunities
High workload and long hours
Poor management and communication
給与レンジ
16件のデータ
Junior/L3
Junior/L3 · DATA SCIENCE AND ENGINEERING PROFESSIONAL II
1件のレポート
$111,800
年収 総額
基本給
$86,000
ストック
-
ボーナス
-
$111,800
$111,800
面接体験
1件の面接
難易度
4.0
/ 5
期間
14-28週間
内定率
100%
体験
ポジティブ 100%
普通 0%
ネガティブ 0%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Technical Interview
5
Final Round/Onsite
6
Offer
よくある質問
Technical Knowledge
System Design
Behavioral/STAR
Past Experience
UI/Frontend Architecture
ニュース&話題
Marvell Technology (MRVL) Stock Is Up, What You Need To Know - Yahoo Finance
Yahoo Finance
News
·
3d ago
Marvell and Broadcom Stocks Are on Fire. They’re Not Done Yet. - Barron's
Barron's
News
·
3d ago
Sandisk vs. Marvell: Which AI Infrastructure Stock Should You Buy? - Zacks Investment Research
Zacks Investment Research
News
·
5d ago
Marvell: Slower To AI Race, Hasty Rally - Downgrade To Hold (NASDAQ:MRVL) - Seeking Alpha
Seeking Alpha
News
·
5d ago