채용
Job Details:
Job Description:
Develops the logic design, register transfer level (RTL) coding, simulation, and provides DFT timing closure support as well as test content generation and delivery to manufacturing for various DFx content (including SCAN, MBIST, and BSCAN). Participates and collaborates in the definition of architecture and microarchitecture features of the block, subsystem, and SoC under DFT being designed (including TAP, SCAN, MBIST, BSCAN, proc monitors, in system test/BIST). Develops HVM content for rapid bring up and ramp to production on the automatic test equipment (ATE). Applies various strategies, tools, and methods to write and generate RTL and structural code to integrate DFT. Optimizes logic to qualify the design to meet power, performance, area, timing, testcoverage, DPM, and testtime/vectormemory reduction goals as well as design integrity for physical implementation. Reviews the verification plan and drives verification of the DFT design to achieve desired architecture and microarchitecture specifications. Ensures design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Integrates DFT blocks into functional IP and SoC and supports SoC customers to ensure highquality integration of the IP block. Collaborates with postsilicon and manufacturing team to verify the feature on silicon, support debug requirements, and document all learnings and improvements requirement in design and validation. Drives high test coverage through structural and specific IP tests to achieve the quality and DPM objectives of the product and develops HVM content for rapid bring up and production on the ATE.
Qualifications:
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications-
-
BTech in Electronics engineering with VLSI expertise, or a related field.
-
4+ years of experience in DFT with a Bachelor's degree, 2+ years with a Master's degree, or 1 years with a PhD.
-
Proficiency in tools like Siemens Tessent, Spyglass, VC, Fusion compiler, VCS is expected
-
Hands-on experience with automatic test equipment (ATE) and working knowledge of test content generation for high-volume manufacturing will be a plus
-
Strong understanding of power, performance, area, timing optimization, and defect coverage requirements.
Preferred Qualifications-
-
Effective collaboration and communication skills to engage with cross-functional teams.
-
Strong problem-solving abilities to tackle complex design challenges.
-
Proven ability to drive innovation and continuous improvement in DFT methodologies and processes.
-
Passion for learning and contributing to cutting-edge semiconductor technologies.
Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
Job Type:
Experienced Hire
Shift:
Shift 1 (India)
Primary Location:
India, Bangalore
Additional Locations:
Business group:
At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. Job posting details (such as work model, location or time type) are subject to change.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고
Intel 소개

Intel
PublicIntel Corporation is an American multinational technology company headquartered in Santa Clara, California. It designs, manufactures, and sells computer components such as central processing units (CPUs) and related products for business and consumer markets.
120,000+
직원 수
Santa Clara
본사 위치
$200B
기업 가치
리뷰
3.4
10개 리뷰
워라밸
2.5
보상
4.0
문화
3.5
커리어
3.0
경영진
2.5
65%
친구에게 추천
장점
Good benefits and compensation
Innovative technology and projects
Collaborative supportive environment
단점
Work-life balance challenges and long hours
Management issues and disorganization
High-pressure stressful environment
연봉 정보
18개 데이터
Senior/L5
Senior/L5 · Advanced Field Service Engineering Data Analyst
1개 리포트
$132,904
총 연봉
기본급
$102,234
주식
-
보너스
-
$132,904
$132,904
면접 경험
2개 면접
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
System Design
Past Experience
뉴스 & 버즈
US special forces soldier accused of using secret intel to win $400K on Maduro raid unmasked as he’s granted bond - New York Post
New York Post
News
·
2d ago
Stock Market Gains As Intel Drives Chip Surge; Fed Meeting, Powell On Deck - Investor's Business Daily
Investor's Business Daily
News
·
2d ago
Anything Intel Can Do, Advanced Micro Devices Might Be Able to Do Better - Barron's
Barron's
News
·
2d ago
'Fast Money' traders talk Intel's record trading day - CNBC
CNBC
News
·
2d ago



