热门公司

Intel
Intel

Intel inside.

Mixed Signal Logic Design Engineer

职能工程
级别中级
地点Malaysia, Penang
方式现场办公
类型全职
发布1个月前
立即申请

Job Details:

Job Description:

  • Develops the logic design, register transfer level (RTL) coding, and simulation for DDRPHY IP.

  • Participates in the definition of architecture and microarchitecture features and improvements of the block being designed.

  • Define power intent strategy, handling of signals crossing power planes and clock domains, along with other FE collateral for integration.

  • Performs quality checks in various logic design aspects ranging from RTL to timing/power convergence.

  • Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation.

  • Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.

  • Follows secure development practices to address the security threat model and security objects within the design.

  • Drive and ensure IP handoff quality and compliance

Qualifications:

  • You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

  • 8+ years of RTL coding and/or IP integration experience.

  • IP/Subsystem architecture, I/O architecture, industry standard high speed bus protocols, including JEDEC

  • Good integration knowledge of analog circuits and mixed signal designs.

  • Create or understand logic functionalities in terms block diagrams, data flow diagram, algorithm state machine, finite state machines, and detailed timing charts.

  • Implement RTL in System Verilog, perform unit level testing and debug tests.

  • Integrate hard IP and soft IPs including industry standard and proprietary interfaces.

  • Industry exposure and knowledge of design methodology

  • Perform RTL Lint check, RTL synthesis, Equivalence checking, CDC checking, power crossing checking and support Static Timing Analysis.

  • Tcl/Tk/Perl/Python to automate design flow and improve efficiency

  • Ensure designs are delivered on time and with the highest quality by using proper checks.

  • Resolve technical issues in developing digital blocks, gate level simulation, power and static timing analysis with team members.

  • Work with verification team for test plan/strategy to meet all functional requirements and performance.

  • Work with timing and physical team for timing closure and meet power and area goals.

  • Support project managers with effort estimations and resource planning.

  • Support team leader in coaching, training and development team members.

  • Strong written and verbal communication skill. Able to communicate well with counterparts and key stakeholders including cross-site partners.

  • Experience/knowledge in DDR design is strong advantage

  • Knowledge of Synthesis/Auto P and R, Primetime, post-silicon testing, etc. are a plus.

Job Type:

Experienced Hire

Shift:

Shift 1 (Malaysia)

Primary Location:

Malaysia, Penang

Additional Locations:

Business group:

The Central Engineering Group (CEG) is Intel's data-driven organization that builds scalable engineering solutions across three pillars: Product Enablement (IP, tools, and methodologies), Custom ASIC (leveraging existing IP for custom silicon), and Foundry Enablement (supporting top customers and validating technologies). The team focuses on customer-driven, end-to-end solutions with short development cycles to deliver measurable business impact across Intel's product and foundry businesses.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. Job posting details (such as work model, location or time type) are subject to change.

ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Intel

Intel

Intel

Public

Intel Corporation is an American multinational technology company headquartered in Santa Clara, California. It designs, manufactures, and sells computer components such as central processing units (CPUs) and related products for business and consumer markets.

120,000+

员工数

Santa Clara

总部位置

$200B

企业估值

评价

10条评价

3.4

10条评价

工作生活平衡

2.5

薪酬

4.0

企业文化

3.5

职业发展

3.0

管理层

2.5

65%

推荐率

优点

Good benefits and compensation

Innovative technology and projects

Collaborative supportive environment

缺点

Work-life balance challenges and long hours

Management issues and disorganization

High-pressure stressful environment

薪资范围

18个数据点

Senior/L5

Senior/L5 · Advanced Field Service Engineering Data Analyst

1份报告

$132,904

年薪总额

基本工资

$102,234

股票

-

奖金

-

$132,904

$132,904

面试评价

2条评价

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

System Design

Past Experience