採用
Job Details:
Job Description:
- Develop and maintain RTL designs using Verilog/System Verilog for FPGA and ASIC solutions and perform functional simulation and verification to ensure the designs meet functional and performance specifications.
- Debug and resolve design and simulation issues, collaborate closely with architects, verification engineers, and system teams to clarify requirements, and support design integration, bring-up, and issue resolution.
- Ensure high design quality by following coding standards and maintaining proper technical documentation.
Qualifications:
Minimum qualifications are required to be initially considered for this position.
Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
- 5+ years of experience in RTL/Logic design on FPGA IP blocks using Verilog or System Verilog RTL coding.
Preferred Qualifications:
- Experience with Packet Based Protocols such as PCIe, USB, SPI, I2C and etc is an advantage.
- Experience in agentic AI is an advantage.
- Demonstrable experience in logic design and writing RTL in Verilog or System Verilog.
- Familiarity with a range of internal and 3rd-party logic design tools.
- Strong analytical ability, problem solving and communication skills.
- Gate-level understanding of RTL and synthesis - i.e. understand how RTL looks like/behaves after it is synthesized into gates.
- Experience using lab equipment such as logic analyzers, scopes, protocol analyzers and the ability to use them to debug issues.
- Strong communication and teamwork still.
- Ability to work independently and at various levels of abstraction.
- Ability to lead a team of designer.
- Knowledge in FPGA design and debug with FPGA tools like Quartus/Vivado will be an added advantage.
- Knowledge on embedded SW which using NIOS or ARM processor is an added advantage.
- Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
Job Type:
Experienced Hire
Shift:
Shift 1 (Malaysia)
Primary Location:
Malaysia, Penang
Additional Locations:
Business group:
Silicon and Platform Engineering Group (SPE): Deliver breakthrough silicon and platform solutions that deliver industry-leading products today while also defining the next generation of computing experiences.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. Job posting details (such as work model, location or time type) are subject to change.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Opto-Mechanical Engineer, Reality Labs Research, Hardware Engineering
Meta · Redmond, WA

Embedded Software Engineer, Firmware - Reality Labs
Meta · Austin, TX

Firmware Core Team Manager
NVIDIA · Israel, Tel Aviv

Embedded Software Engineer (PhD)
Meta · San Mateo, CA

Senior Embedded Software Engineer - Yocto and Linux for Tegra
NVIDIA · US, CA, Santa Clara
About Intel

Intel
PublicIntel inside.
120,000+
Employees
Santa Clara
Headquarters
$200B
Valuation
Reviews
3.5
3 reviews
Work Life Balance
3.0
Compensation
3.0
Culture
2.5
Career
2.5
Management
2.0
25%
Recommend to a Friend
Pros
Offers internship opportunities
Interview opportunities available
Cons
Major job cuts and layoffs
Spam emails after rejection
Poor communication practices
Salary Ranges
6 data points
Senior/L5
Senior/L5 · Advanced Field Service Engineering Data Analyst
1 reports
$132,904
total / year
Base
$102,234
Stock
-
Bonus
-
$132,904
$132,904
Interview Experience
2 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
System Design
Past Experience
News & Buzz
Intel Corporation stock price drops 4.5% into the weekend — what could move INTC next - TechStock²
Source: TechStock²
News
·
5w ago
Where Will Intel Stock Be in 1 Year? - The Motley Fool
Source: The Motley Fool
News
·
5w ago
Is Intel Stock Going to $0? - Finviz
Source: Finviz
News
·
5w ago
Is Intel (INTC) Still Attractively Priced After A 139% One Year Share Price Surge - simplywall.st
Source: simplywall.st
News
·
5w ago