採用
Job Details:
Job Description:
Intel's AI SoC organization develops cutting-edge products powering a wide range of AI applications, from edge devices to data center accelerators. If you are an engineer with strong technical and communication skills who thrives in a fast-paced environment with abundant learning opportunities, you are the ideal candidate for this role. Join us to shape the future of AI hardware
Develops the logic design, register transfer level (RTL) coding, and simulation for an SoC design and integrates logic of IP blocks and subsystems into a full chip SoC or discrete component design. Participates in the definition of architecture and microarchitecture features of the block being designed. Performs quality checks in various logic design aspects ranging from RTL to timing/power convergence. Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation. Reviews the verification plan and implementation to ensure design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features. Follows secure development practices to address the security threat model and security objects within the design. Works with IP providers to integrate and validate IPs at the SoC level. Drives quality assurance compliance for smooth IPSoC handoff.
Responsibilities:
- Contribute to evaluation of architectural trade-offs considering features, performance, and system constraints.
- Implement RTL in Verilog/System Verilog based on defined micro-architecture; integrate IP blocks at top level and ensure synthesis- and timing-clean design.
- Work closely with verification teams to achieve full coverage and robust validation.
- Develop timing constraints for IP blocks and assist physical design teams with synthesis, timing closure, and formal equivalence checks.
- Support silicon bring-up and post-silicon validation activities, including debug and performance analysis.
- Collaborate with senior engineers to adopt best practices and improve design methodologies.
Qualifications:
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications • Bachelor's degree in Electrical Engineering, Computer Engineering, or Computer Science
3+ years of experience in/with:
-
RTL design and implementation for ASIC/SoC development
-
Proficiency in Verilog/System Verilog for RTL coding and design
-
Experience with synthesis tools and timing closure methodologies
Preferred Qualifications
-
Understanding of clock domain crossings, power optimization, and timing closure
-
Exposure to SoC system integration and CPU subsystem design
-
Familiarity with standard bus protocols (AXI, AHB, etc.) and embedded processor architectures
-
Knowledge of high-speed and low-power design techniques
-
Experience with static timing analysis (STA) tools and methodologies
-
Hands-on experience with formal verification tools and techniques
-
Basic scripting skills (Python, TCL, etc.) for automation
-
Experience with EDA tools: HDL simulators (VCS, Questa, IES), lint tools (Spyglass), and FPGA prototyping tools
Job Type:
Experienced Hire
Shift:
Shift 1 (Canada)
Primary Location:
Canada, Toronto
Additional Locations:
Business group:
At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Annual Salary Range for jobs which could be performed in Canada
CAD 109,380.00-154,420.00
Salary range dependent on a number of factors including location and experience.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. Job posting details (such as work model, location or time type) are subject to change.
Canada Accommodation:
Intel is committed to a culture of accessibility. Intel provides accommodations to applicants and employees with disabilities. Find information and request accommodation here.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Acquisition Client Partner, Mid-Market (Southern Europe)
Reddit · Amsterdam, Netherlands

Assistant Designer Bench
Kohl's · Menomonee Falls, WI

Staff Brand Designer, Interactive
Brex · San Francisco, California, United States

Responsable d'équipe logistique junior
Amazon · Briec, FRA

Product Designer, Growth
Robinhood · Bellevue, WA; Menlo Park, CA; New York, NY
About Intel

Intel
PublicIntel inside.
120,000+
Employees
Santa Clara
Headquarters
$200B
Valuation
Reviews
3.5
3 reviews
Work Life Balance
3.0
Compensation
3.0
Culture
2.5
Career
2.5
Management
2.0
25%
Recommend to a Friend
Pros
Offers internship opportunities
Interview opportunities available
Cons
Major job cuts and layoffs
Spam emails after rejection
Poor communication practices
Salary Ranges
6 data points
Senior/L5
Senior/L5 · Advanced Field Service Engineering Data Analyst
1 reports
$132,904
total / year
Base
$102,234
Stock
-
Bonus
-
$132,904
$132,904
Interview Experience
2 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Interview Process
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
Common Questions
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
System Design
Past Experience
News & Buzz
Intel Corporation stock price drops 4.5% into the weekend — what could move INTC next - TechStock²
Source: TechStock²
News
·
6w ago
Where Will Intel Stock Be in 1 Year? - The Motley Fool
Source: The Motley Fool
News
·
6w ago
Is Intel Stock Going to $0? - Finviz
Source: Finviz
News
·
6w ago
Is Intel (INTC) Still Attractively Priced After A 139% One Year Share Price Surge - simplywall.st
Source: simplywall.st
News
·
6w ago