
Organizing the world's information and making it universally accessible.
Silicon Design Verification Lead, TPU, Google Cloud
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
Responsibilities
-
Develop and execute verification plans. Architect, develop and maintain verification test benches that support both random and directed testing.
-
Participate in design, architecture and code reviews. Work with micro architects, architects and design teams and influence design decisions/feature intercepts.
-
Lead performance validation for both pre-silicon and post-silicon. Work with emulation/FPGA prototyping teams in verifying system level use cases. Drive convergence of verification and coverage plans towards high quality and on-time tape-out. Drive methodology initiatives to improve efficiency and design quality.
-
Lead or Manage a team of design verification engineers focusing on IP, Subsystem/SoC verification at unit, cluster, subsystem and full chip levels.
-
Influence architectural feature level decisions with the understanding of workload performance. Adopt methodology improvements using AI and EDA capability to drive efficiency gains and innovation.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering or equivalent practical experience.
-
10 years of experience in the verification of IP designs such as IP, SoC, vector CPUs, etc.
-
8 years of experience with verification methodology such as Universal Verification Methodology (UVM).
-
4 years of experience in people management, developing employees.
-
Experience with System Verilog, System Verilog Assertions (SVA) and functional coverage.
Preferred qualifications
-
Master's degree in Electrical Engineering or a related field.
-
Experience verifying digital systems using standard IP components or interconnects (e.g., microprocessor cores, hierarchical memory subsystems).
-
Experience creating and using verification components and environments in standard verification methodology.
-
Experience with ASIC standard interfaces and memory system architecture.
-
Experience in verification of AI/ML Accelerators.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

TECHNICAL LEAD L1(CONTRACT)
Wipro · Melbourne, Australia

Technical lead - Component Cost Estimation, Boothroyd, SEER Galorath
HCL Technologies

Mainframe Lead Software Engineer - Cobol, CICS, DB2, VSAM
JPMorgan Chase · Jersey City, NJ

HVAC Controls Lead Systems Specialist
Johnson Controls · San Antonio-Texas-United States of America

Smart Contract Developer Assistant Vice President
State Street · London, England
Googleについて

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
従業員数
Mountain View
本社所在地
$1,700B
企業価値
レビュー
10件のレビュー
4.5
10件のレビュー
ワークライフバランス
3.2
報酬
4.3
企業文化
4.1
キャリア
4.2
経営陣
3.8
82%
知人への推奨率
良い点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
改善点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
給与レンジ
57,503件のデータ
Mid/L4
Mid/L4 · Accessibility Analyst
1件のレポート
$214,500
年収総額
基本給
$165,000
ストック
-
ボーナス
-
$214,500
$214,500
面接レビュー
レビュー9件
難易度
3.4
/ 5
期間
14-28週間
内定率
44%
体験
ポジティブ 0%
普通 56%
ネガティブ 44%
面接プロセス
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新情報
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago