採用
Benefits & Perks
•Conference budget
•Health benefits
•Remote options
•Creative environment
•Flexible work schedule
•Healthcare
Required Skills
Figma
Principle
InVision
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a CPU Design Verification Engineer, you will work as part of a Research and Development team building verification components, constrained-random testing, system testing, and verification closure.
As part of our server chip design team, you will verify complex digital designs. You will collaborate with design and verification engineers in active projects and perform verification. You will be responsible for the full lifecycle of verification which can range from verification planning, test execution, or collecting and closing coverage.
Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
Responsibilities
-
Plan the verification of digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
-
Create and enhance constrained-random verification environments using System Verilog or formally verify designs with System Verilog Assertions (SVA) and industry leading formal tools.
-
Identify and write all types of coverage measures for stimulus and corner-cases.
-
Debug tests with design engineers to deliver functionally correct design blocks.
-
Apply close coverage measures to identify verification holes and to show progress towards tape-out.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
Experience creating and using verification components and environments in standard verification methodology.
-
Experience verifying digital logic at Register Transfer Level (RTL) level using System Verilog or Specman/E for Field Programmable Gate Arrays or ASICs.
Preferred qualifications
-
Master’s degree in Electrical Engineering or Computer Science.
-
Experience with Universal Verification Methodology (UVM), System Verilog, or other scripting languages (e.g., Python, Perl, Shell, Bash, etc.).
-
Experience with CPU implementation, assembly language, or compute SOCs.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Principal Software Engineer, Developer Agents and Experiences, Kiro
Amazon · Seattle, WA, USA

SR Facility FMCS Engineer
Micron · Taichung - Fab 16, Taiwan

Regional Automation Engineer, NASC AE
Amazon · Atlanta, GA, USA

Java Software Engineer III King of Prussia, Pennsylvania
Lockheed Martin · king of prussia

Staff Electromechanical Design Engineer
Northrop Grumman · Baltimore, MD
About Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
Employees
Mountain View
Headquarters
$1,700B
Valuation
Reviews
3.7
25 reviews
Work Life Balance
3.8
Compensation
4.2
Culture
3.4
Career
3.9
Management
2.8
68%
Recommend to a Friend
Pros
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
Cons
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
Salary Ranges
63,375 data points
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0 reports
$176,704
total / year
Base
-
Stock
-
Bonus
-
$150,298
$203,110
Interview Experience
9 interviews
Difficulty
3.4
/ 5
Duration
14-28 weeks
Offer Rate
44%
Experience
Positive 0%
Neutral 56%
Negative 44%
Interview Process
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
News & Buzz
Video game company stock prices dip after Google introduces an AI world-generation tool - The Verge
Source: The Verge
News
·
5w ago
Google Faces New ‘Gemini’ Trademark Suit From Speakers Company - Bloomberg Law News
Source: Bloomberg Law News
News
·
5w ago
A Bunch Of Big Video Game Company Stocks Just Tanked For A Very Dumb Reason - Kotaku
Source: Kotaku
News
·
5w ago
Videogame stocks slide on Google's AI model that turns prompts into playable worlds - Reuters
Source: Reuters
News
·
5w ago