採用
-
Participate in synthesis, timing/power closure, and Field Programmable Gate Array (FPGA)/silicon bring-up.
-
Participate in test plan and coverage analysis of the block and ASIC-level verification.
-
Modify ASIC Register-Transfer Level (RTL) for a given IP/subsytem to a dedicated FPGA prototyping platform.
-
Run the end-to-end FPGA flow (including synthesis, place and route, timing) for an IP/subsystem.
-
Develop the necessary collaterals (tests, porting scripts) to bring-up the IP/subsystem on the FPGA platform.
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving team behind Google's groundbreaking innovations, empowering the development of our AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
4 years of experience with digital logic design principles, RTL design concepts, and languages, such as Verilog or System Verilog.
-
3 years of experience in ASIC design flows and methodologies, IP integration (subsystems, memories, IO's and analog IP) and RTL design.
-
Experience with logic synthesis techniques to optimize RTL code, performance and power, as well as low-power design techniques.
-
Experience in the semiconductor industry, with experience in emulation or FPGA prototyping.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人
Googleについて

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
従業員数
Mountain View
本社所在地
$1,700B
企業価値
レビュー
3.7
25件のレビュー
ワークライフバランス
3.8
報酬
4.2
企業文化
3.4
キャリア
3.9
経営陣
2.8
68%
友人に勧める
良い点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
改善点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
給与レンジ
57,502件のデータ
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0件のレポート
$176,704
年収総額
基本給
-
ストック
-
ボーナス
-
$150,298
$203,110
面接体験
9件の面接
難易度
3.4
/ 5
期間
14-28週間
内定率
44%
体験
ポジティブ 0%
普通 56%
ネガティブ 44%
面接プロセス
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
ニュース&話題
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
4d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
4d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
4d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
4d ago




