채용
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As part of our Server Chip Design team, you will use your ASIC design experience to be part of a team that creates the SoC VLSI design cycle from start to finish. You will collaborate closely with design and verification engineers in active projects, creating architecture definitions with RTL coding, and running block level simulations.
As a Design & Power Methodology Team Manager within the Server Chip Design team, you will be responsible of managing and leading design and power methodologies from IP to SoC, pre and post silicon. You will be responsible for mentoring and developing team members and tech leads while driving improvements in leadership, technical execution, and design flows.
You will work closely with CAD vendors and internal teams to develop lead design and power methodology and execution.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
Responsibilities
-
Manage a team of tech leads and designers. Develop and mentor team members, and communicate and co-work with multi-disciplined and multi-site teams.
-
Lead flow and methodology development and assimilation across multiple groups. Work closely with CAD tool providers as well as internal CAD teams.
-
Plan, execute, track progress, assure quality, and report status.
-
Work closely with internal customers and support multiple activities and deliverables.
-
Drive design methodologies such as design construction, CDC, RDC, SDC. Drive power at: IP and SoC RTL/Gate Level Optimization, estimation, correlation.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
-
10 years of experience in RTL Design cycle IP and SoC.
-
8 years of experience in team management.
-
Experience with design methodologies, structural checks, and power estimation/optimization.
Preferred qualifications
-
Experience with synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques.
-
Experience with a scripting language like Python or Perl.
-
Experience with design for test and its impact on design and physical design.
-
Knowledge of IP and SOC architecture.
-
Knowledge of physical design techniques: SDC, Synthesis, EMIR, etc.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

NPD Lead Process Manufacturing Engineer
General Electric · Norwich

Lead Software Developer
Leidos · Gaithersburg, MD

Supervisor, Compression Engineering
Warner Bros. Discovery · VA Sterling 45580 Terminal Drive

Lead Software Engineer (Mainframe/COBOL)
Mastercard · O'Fallon, Missouri

Lead Software Engineer - Java, Spark, Kafka
JPMorgan Chase · Bengaluru, Karnataka, India, IN
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
3.7
25개 리뷰
워라밸
3.8
보상
4.2
문화
3.4
커리어
3.9
경영진
2.8
68%
친구에게 추천
장점
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
단점
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
연봉 정보
57,502개 데이터
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0개 리포트
$176,704
총 연봉
기본급
-
주식
-
보너스
-
$150,298
$203,110
면접 경험
9개 면접
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%
보통 56%
부정 44%
면접 과정
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
뉴스 & 버즈
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
3d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
3d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
3d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
3d ago