refresh

トレンド企業

トレンド企業

採用

求人Google

Design and Power Methodology Manager, Servers, Google Cloud

Google

Design and Power Methodology Manager, Servers, Google Cloud

Google

·

On-site

·

Full-time

·

2w ago

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As part of our Server Chip Design team, you will use your ASIC design experience to be part of a team that creates the SoC VLSI design cycle from start to finish. You will collaborate closely with design and verification engineers in active projects, creating architecture definitions with RTL coding, and running block level simulations.

As a Design & Power Methodology Team Manager within the Server Chip Design team, you will be responsible of managing and leading design and power methodologies from IP to SoC, pre and post silicon. You will be responsible for mentoring and developing team members and tech leads while driving improvements in leadership, technical execution, and design flows.

You will work closely with CAD vendors and internal teams to develop lead design and power methodology and execution.

The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

Responsibilities

  • Manage a team of tech leads and designers. Develop and mentor team members, and communicate and co-work with multi-disciplined and multi-site teams.

  • Lead flow and methodology development and assimilation across multiple groups. Work closely with CAD tool providers as well as internal CAD teams.

  • Plan, execute, track progress, assure quality, and report status.

  • Work closely with internal customers and support multiple activities and deliverables.

  • Drive design methodologies such as design construction, CDC, RDC, SDC. Drive power at: IP and SoC RTL/Gate Level Optimization, estimation, correlation.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.

  • 10 years of experience in RTL Design cycle IP and SoC.

  • 8 years of experience in team management.

  • Experience with design methodologies, structural checks, and power estimation/optimization.

Preferred qualifications

  • Experience with synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques.

  • Experience with a scripting language like Python or Perl.

  • Experience with design for test and its impact on design and physical design.

  • Knowledge of IP and SOC architecture.

  • Knowledge of physical design techniques: SDC, Synthesis, EMIR, etc.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

3.7

25件のレビュー

ワークライフバランス

3.8

報酬

4.2

企業文化

3.4

キャリア

3.9

経営陣

2.8

68%

友人に勧める

良い点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

改善点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

給与レンジ

57,502件のデータ

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0件のレポート

$176,704

年収総額

基本給

-

ストック

-

ボーナス

-

$150,298

$203,110

面接体験

9件の面接

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense