refresh

트렌딩 기업

트렌딩 기업

채용

채용Google

Senior ASIC RTL Engineer, Integration

Google

Senior ASIC RTL Engineer, Integration

Google

placeBengaluru, Karnataka, India

·

On-site

·

Full-time

·

2mo ago

복지 및 혜택

Parental Leave

Equity

Healthcare

필수 스킬

TypeScript

Python

Node.js

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Work with a team of RTL engineers with IP/Subsystem development, plan tasks, build subsystems, run quality flows, create automation, hold code and design reviews, code development of complex features in the IP/Subsystem.

  • Interact closely with the architecture team and develop implementation (microarchitecture and coding) strategies to meet quality, schedule and PPA for the IP.

  • Work closely with the cross-functional team of Verification, Design for Test, Physical Design and Software teams to make design decisions and represent project status throughout the development process.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 8 years of experience with digital logic design principles, RTL design concepts, and languages, such as Verilog or System Verilog.

  • Experience with automation scripting languages like Perl, Python, TCL etc.

  • Experience with logic synthesis techniques to optimize area, performance and power, as well as low-power design techniques.

  • Experience in integrating, designing and automating flows of sub-systems, interconnects (AXI 4/5, ACE-Lite, AHB, APB) and other component IP's.

Preferred qualifications

  • Master's or PhD degree in Electrical Engineering, Computer Engineering or Computer Science.

  • 12 years of experience with digital logic design principles, basic RTL design concepts, and languages, such as Verilog or System Verilog.

  • Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.

  • Knowledge of high-performance and low-power design techniques, assertion-based formal verification, FPGA and emulation platforms, and SOC architecture.

  • Knowledge of memory compression, fabric, coherence, cache, or DRAM.

총 조회수

2

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

Google 소개

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

직원 수

Mountain View

본사 위치

$1,700B

기업 가치

리뷰

3.7

25개 리뷰

워라밸

3.8

보상

4.2

문화

3.4

커리어

3.9

경영진

2.8

68%

친구에게 추천

장점

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

단점

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

연봉 정보

57,502개 데이터

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0개 리포트

$176,704

총 연봉

기본급

-

주식

-

보너스

-

$150,298

$203,110

면접 경험

9개 면접

난이도

3.4

/ 5

소요 기간

14-28주

합격률

44%

경험

긍정 0%

보통 56%

부정 44%

면접 과정

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

자주 나오는 질문

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense