
Organizing the world's information and making it universally accessible.
Silicon DFT Engineer III
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will be responsible for defining, implementing, and deploying advanced Design for Testing (DFT) methodologies for digital, mixed-signal chips, or IPs. You will define silicon test strategies, implement, and create DFT specifications for the next generation System on a Chip (So Cs) while working with the DFT organization. You will design, insert, and verify the DFT logic, and will prepare for post-silicon and co-work/debug with test engineers. You will be responsible for reducing test cost, increasing production quality, and enhancing yield.Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
Responsibilities
-
Complete all Test Design Rule Checks (TDRC) and design changes to fix TDRC violations to achieve high test quality and support the post-silicon test team.
-
Generate, simulate, and optimize high-quality manufacturing test patterns (Stuck-at, Transition, Path Delay, and IDDQ) for Automated Test Equipment (ATE), while actively managing pattern volume and test time reduction (TTR) strategies.
-
Develop and verify specialized test sequences and parametric measurement patterns to validate and characterize Analog IPs (PLLs, LDOs, ADCs) and high-speed I/Os (Ser Des, DDR, PCIe, MIPI).
-
Partner closely with the Product Engineering teams to validate patterns on silicon, lead the diagnosis of ATE failures, and perform root-cause analysis to support yield learning and rapid ramp-to-production.
-
Enhance DFT flows and methodologies using scripting (Tcl, Perl, Python) to automate insertion and validation processes, ensuring a "correct-by-construction" approach for future SoC.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.
-
3 years of experience in DFT specification definition architecture and insertion.
-
Experience with Application-Specific Integrated Circuit (ASIC) DFT synthesis, Static Timing Analysis (STA), simulation, and verification flow.
-
Experience in silicon bring-up, debug, and validation of DFT features on ATE, debugging Automatic Test Pattern Generation (ATPG) patterns, Compressed ATPG patterns, Memory Built-In Self-Test (MBIST) and Joint Test Action Group (JTAG) related issues.
-
Experience with Scan insertion, ATPG, Gate Level Simulations and Silicon Debug, Low Power designs, BIST, JTAG, IJTAG tools and flow.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science or a related field.
-
Experience with silicon bring-up, ATE pattern debug, and failure analysis (diagnosis) to support yield improvement.
-
Experience in multi-voltage, and multi-clock domain So Cs.
-
Familiarity with generating and validating patterns for High-Speed I/Os (HSIO) and Analog/Mixed-Signal IPs.
-
Proficiency with a scripting language like Perl, Tcl or Python.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Support Engineer (Quality Engineering) (2-year contract)
Walt Disney · Lantau Island, Hong Kong

AI Identity Architect
Okta · San Francisco, California

Quality Engineer - Early Career - Multiple shifts
Lockheed Martin · Ocala, Florida

Mechanical Engineer (Early in Career)
Applied Materials · Santa Clara, CA, United States

RFIC Layout Engineer
Apple · Emeryville, CA
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
10条评价
4.5
10条评价
工作生活平衡
3.2
薪酬
4.3
企业文化
4.1
职业发展
4.2
管理层
3.8
82%
推荐率
优点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
缺点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
薪资范围
57,503个数据点
Mid/L4
Mid/L4 · Accessibility Analyst
1份报告
$214,500
年薪总额
基本工资
$165,000
股票
-
奖金
-
$214,500
$214,500
面试评价
9条评价
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新动态
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago