招聘
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a Global Design Lead, you will join the CPU Silicon Engineering team to architect and deliver the foundational infrastructure that enables our high-performance processors to function. You will own the "global" logic subsystems within the CPU, encompassing clock generation, reset domains, power management integration, and debug/trace fabrics. In this role, you will lead the technical definition and execution of these critical blocks, ensuring they meet rigorous performance requirements and integrate seamlessly into the top-level System-on-Chip (SoC). You will lead a distributed engineering team through the full design life-cycle, from micro-architecture and RTL implementation to logic synthesis and post-silicon bring-up, while collaborating closely with cross-functional partners to resolve integration issues.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
The US base salary range for this full-time position is $192,000-$278,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Lead the micro-architecture, design, and delivery of CPU subsystem infrastructure, including Clocks, Resets, Boot, and Debug/Trace logic.
-
Drive the integration of the CPU into the top-level SoC, managing standard interfaces (e.g., AXI, APB, CHI) and cross-functional dependencies.
-
Manage the execution of the design life-cycle from concept to tape-out, overseeing logic synthesis, static checks (Lint/CDC), and engineering deliverables.
-
Collaborate with verification, physical design, and post-silicon validation teams to ensure functionality and successful bring-up.
-
Mentor and manage a technical team, fostering growth and collaboration across multiple global sites.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
10 years of experience in silicon design with a focus on IP (CPU, GPU, or TPU).
-
Experience managing technical teams and RTL design projects to tape-out.
-
Experience with SoC infrastructure design (e.g., clocking, reset sequences, power intent/UPF).
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
-
Experience with ARM architecture and AMBA protocols (AXI, ACE, CHI).
-
Experience as a unit lead or design manager for processor projects.
-
Understanding of CPU subsystem integration, debug architectures (Core Sight), or secure boot flows.
-
Ability to lead distributed teams and execute effectively in a cross-functional environment.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

MetadataHub Administrator - Lead Software Engineer
Wells Fargo · CHARLOTTE, NC

Lead Engineer, Senior - Android Product Integration
Qualcomm · Hyderabad, Telangana, India

Chief Engineer - Level 6
Northrop Grumman · United States-Arizona-Chandler

Technical lead - FEA, ANSYS, Abaqus
HCL Technologies ·

Flow Assurance Lead Engineer
ExxonMobil ·
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
3.7
25条评价
工作生活平衡
3.8
薪酬
4.2
企业文化
3.4
职业发展
3.9
管理层
2.8
68%
推荐给朋友
优点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
缺点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
薪资范围
57,502个数据点
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0份报告
$176,704
年薪总额
基本工资
-
股票
-
奖金
-
$150,298
$203,110
面试经验
9次面试
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
新闻动态
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
3d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
3d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
3d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
3d ago