トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

Silicon Quality and Reliability Engineer, Google Cloud

職種エンジニアリング
経験ミドル級
勤務オンサイト
雇用正社員
掲載1ヶ月前
応募する

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will help to build the System-on-a-chip (So Cs) that power these facilities by driving quality and reliability processes in High Volume Manufacturing (HVM) from an Integrated Circuit perspective. You will partner with cross-functional teams to develop HVM quality and reliability specifications while collaborating with global hardware teams, silicon design, validation, and engineering groups to ensure fleet excellence.

The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

We're the driving team behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

Responsibilities

  • Perform end-to-end electrical and physical failure analysis on Central Processing Unit/Tensor Processing Unit (CPU/TPU) devices from prototype stages through manufacturing.

  • Utilize advanced hardware and software techniques, such as Emission Microscope (EMMI) and Optical Beam Induced Resistance Change (OBIRCH), to localize defects within reasoning and memory blocks.

  • Execute destructive techniques including delayering, cross-sectioning, and high-resolution imaging (e.g., Scanning Electron Microscope (SEM), Transmission Electron Microscope (TEM), Focused Ion Beam (FIB)) to visualize and identify physical defects.

  • Partner with design, product, and foundry teams to interpret failure data and implement actions for design or process improvements.

  • Generate Failure Analysis (FA) reports and develop novel workflows tailored for advanced technology nodes and three-dimensional (3D) packaging architectures.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.

  • 2 years of experience in semiconductor failure analysis or a related process engineering role.

  • Experience with standard failure analysis lab equipment (e.g., Curve Tracer, Focused Ion Beam (FIB), Scanning Electron Microscope (SEM)).

Preferred qualifications

  • Experience with Chip-on-Wafer-on-Substrate (Co WoS) packaging, interconnect analysis or stress diagnostics.

  • Experience with advanced diagnostics tools (e.g., Utilize scan diagnosis, Automatic Test Pattern Generation (ATPG)), and memory Built-In Self-Test (BIST) tools for fault isolation.

  • Experience with CPU/TPU specializations, diagnosing architecture-specific symptoms including cache bit flips, scanning chain issues, and Serializer/Deserializer Input/Output (Ser Des I/O) failures.

  • Experience with stress diagnostics.

  • Knowledge of semiconductor device physics, transistor operation (e.g., Fin Field-Effect Transistor/Gate-All-Around Field-Effect Transistor (FinFET/GAA)), and fabrication processes.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense