refresh

トレンド企業

トレンド企業

採用

求人Google

Physical Design and Implementation Engineer, ASIC

Google

Physical Design and Implementation Engineer, ASIC

Google

·

On-site

·

Full-time

·

2mo ago

福利厚生

Parental Leave

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Develop high-performance hardware and software to enable Google’s continuous innovations in working with Application Specific Integrated Circuits (ASIC) as a Physical Design and Implementation Engineer.

  • Collaborate with Architects and Logic Designers to initiate architectural feasibility studies, establish timing, power, and area design objectives, and investigate Register Transfer Language (RTL)/design trade-offs for physical design closure.

  • Work with Verification and Software teams to comprehend and execute the design requirements for clocking and power management.

  • Develop all aspects of ASIC RTL2GDS implementation for high Performance, Power, Area (PPA) designs.

  • Manage block and sub-system level physical implementation and Quality of Results (QoR) (e.g., power, timing, area).

Minimum qualifications

Bachelor's degree in Mechanical Engineering, Electrical Engineering, Industrial Engineering or equivalent practical experience

  • 5 years of experience in ASIC physical design flows and methodologies in advanced process nodes.

  • Experience in synthesis, PnR and sign-off optimizations, sign-off convergence, including Static Timing Analysis (STA), electrical checks and physical verification.

  • Experience in one or more of synthesis/PnR tools (e.g., Genus, Innovus, DC and ICC, STA tools).

Preferred qualifications

  • Bachelor's or Master's degree in Computer Science, or a related technical field.

  • 3 years of experience in ASIC physical design flows with strong emphasis on physical verification convergence and tapeout signoff.

  • Experience in engineering across physical design and top-level implementation.

総閲覧数

2

応募クリック数

0

模擬応募者数

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

3.7

25件のレビュー

ワークライフバランス

3.8

報酬

4.2

企業文化

3.4

キャリア

3.9

経営陣

2.8

68%

友人に勧める

良い点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

改善点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

給与レンジ

57,502件のデータ

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0件のレポート

$176,704

年収総額

基本給

-

ストック

-

ボーナス

-

$150,298

$203,110

面接体験

9件の面接

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense