
Organizing the world's information and making it universally accessible.
ASIC DFT Engineer, Silicon
-
Develop test patterns that optimally tests the logic/memory/analog macro under test.
-
Work with internal cross-functional teams, external silicon partners, Product Engineering team, and intellectual property (IP) vendors to support structural validate and parametrically characterize the Silicon.
-
Collaborate with cross-functional teams to debug failures (e.g., boards, software, manufacturing, design, thermal issues).
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will drive the SoC-level design for test (DFT ) architecture, implementation, and validation. Your role combines high-level architectural planning with automation, SoC DFT RTL implementation, RTL verification, automatic test pattern generation (ATPG)/memory built-in self-test (MBIST)/boundary scan (BSCAN)/current drain-to-drain quiescent (IDDQ) pattern generation, validation and ATE production support, directly impacting the reliability and scalability of Google’s custom hardware.The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.
-
Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.
-
3 years of experience with SoC-level design for test (DFT) architecture, implementation, and validation.
-
Experience with SoC DFT RTL implementation, RTL verification, ATPG/ MBIST/BSCAN/IDDQ pattern generation.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%




