トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

ASIC DFT Engineer, Silicon

職種エンジニアリング
経験ミドル級
勤務オンサイト
雇用正社員
掲載3週間前
応募する
  • Develop test patterns that optimally tests the logic/memory/analog macro under test.

  • Work with internal cross-functional teams, external silicon partners, Product Engineering team, and intellectual property (IP) vendors to support structural validate and parametrically characterize the Silicon.

  • Collaborate with cross-functional teams to debug failures (e.g., boards, software, manufacturing, design, thermal issues).

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will drive the SoC-level design for test (DFT ) architecture, implementation, and validation. Your role combines high-level architectural planning with automation, SoC DFT RTL implementation, RTL verification, automatic test pattern generation (ATPG)/memory built-in self-test (MBIST)/boundary scan (BSCAN)/current drain-to-drain quiescent (IDDQ) pattern generation, validation and ATE production support, directly impacting the reliability and scalability of Google’s custom hardware.The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

  • Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.

  • 3 years of experience with SoC-level design for test (DFT) architecture, implementation, and validation.

  • Experience with SoC DFT RTL implementation, RTL verification, ATPG/ MBIST/BSCAN/IDDQ pattern generation.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense