招聘
薪酬
$132,000 - $189,000
福利待遇
•Parental Leave
•Healthcare
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As a Physical Design Engineer, you will collaborate with Register-Transfer Level (RTL), Design for Testing (DFT), floorplan, and full-chip sign off teams. Additionally, you will solve technical problems with innovative micro-architecture and practical logic circuits solutions, while evaluating design options with optimized performance, power, and area in mind.
The AI and Infrastructure team is redefining what ’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
The US base salary range for this full-time position is $132,000-$189,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Participate in the physical design of blocks for complex Tensor Processing Unit (TPU) chips.
-
Contribute to the design and closure of the subchip and individual blocks from Register-Transfer Level-to-Graphic Design System (RTL2GDSII).
-
Collaborate with RTL/Design and Product Development teams to achieve the best Power Performance Area (PPA) possible. This includes conducting feasibility studies for new micro-architectures as well as optimizing runs for best Quality of Results (QoR).
Minimum qualifications
-
PhD degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
-
Academic, educational, internship, or project experience with physical design.
Preferred qualifications
-
Experience in scripting using Languages like Python, Tcl, Perl.
-
Proficiency in fundamental SoC architecture and hardware description languages such as Verilog, facilitating effective collaboration with logic design teams to resolve timing issues.
-
Knowledge of fundamental VLSI and physical design principles, including expertise in semiconductor device physics and transistor structures (e.g., finfet, Gate all around).
-
Understanding of Static Timing Analysis(STA), Clock Domain Crossings (CDC), clock/power distribution and analysis, RC extraction and correlation, place and route, circuit design and analysis.
-
Understanding of standard cells, SRAMs, power, noise, and IR analysis.
总浏览量
2
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Product Development Engineer (Starlink)
SpaceX · Bastrop, TX

Product Development Engineer
Ford · Livonia, MI, United States, US

ASIC Timing and Methodology Engineer
Qualcomm · San Diego, California, United States of America

Product Development Engineer for Yield Ent & Systems
AMD · Austin

Product Development Engineer
NVIDIA · US, CA, Santa Clara
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
3.7
25条评价
工作生活平衡
3.8
薪酬
4.2
企业文化
3.4
职业发展
3.9
管理层
2.8
68%
推荐给朋友
优点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
缺点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
薪资范围
57,502个数据点
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0份报告
$176,704
年薪总额
基本工资
-
股票
-
奖金
-
$150,298
$203,110
面试经验
9次面试
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
新闻动态
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
3d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
3d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
3d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
3d ago