
Organizing the world's information and making it universally accessible.
Staff ASIC Design Verification Engineer
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
Responsibilities
-
Implement scalable verification framework tailored for multi-voltage SoC designs, ensuring seamless integration of design, design verification, and power methodology.
-
Architect and develop infrastructure for advanced UPF (2.0/3.0) verification, focusing on complex power state transitions, and isolation across asynchronous domains.
-
Implement high-performance Gate-Level Simulation (GLS) strategies, power aware flows to verify physical netlists against architectural power intent.
-
Develop and integrate diagnostic hooks to transition smoothly from pre-silicon environments to silicon debug, utilizing scandump analysis and JTAG-based visibility.
-
Establish best practices for low-power flows, including automation for UPF static checks, dynamic power assertions, and post-silicon failure reproduction.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
10 years of experience with Unified Power Format (UPF) and low-power verification methodologies, including power domain integration.
-
Experience with gate-level simulation and power aware GLS, including Standard Delay Format (SDF) timing annotation and X-propagation debug.
-
Experience in developing custom tools/scripts (Python/Perl/Tcl) to solve verification bottlenecks in the power-aware domain.
-
Experience in SoC architectures, power management controllers, and cross-domain reset/clock sequencing.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
-
Experience with Low-Power Double Data Rate (LPDDR) (4/5) interface verification and power-down states in high-performance memory controllers.
-
Experience with Logic Equivalence Checking (LEC) and formal verification of low-power properties.
-
Experience mentoring junior engineers and collaborating with physical design and silicon validation teams.
-
Proficiency in System Verilog (SV) and understanding of Advanced RISC Machines (ARM) CPU architecture (v8/v9).
-
Proficiency in Scandump analysis, memory profiling, and correlating silicon behavior with gate-level models.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Member of Technical Staff - II (C++)
Adobe · Noida

Senior Software Engineer, Profile
Roblox · San Mateo, CA, United States

Staff Engineer, GFac South Asia
Micron · Fab 10A, Singapore

Senior Electrical Engineer
Carrier · CAN03: Carrier-Charlotte, 9701 Old Statesville Road, Charlotte, NC, 28269 USA

Senior Escalation Engineer
Alpaca · Remote - APAC
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%