
Organizing the world's information and making it universally accessible.
Chip Package Signal and Power Integrity Lead Engineer
薪酬
$183,000 - $271,000
福利待遇
•育儿假
•Learning Budget
•弹性工作
必备技能
React
Node.js
TypeScript
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As a Chip Package SI/PI Engineer on the implementation team, you will drive package design with signal/power integrity simulation and characterization at the chip, package, and system levels. Within a concurrent engineering environment, you will collaborate with system architects, ASIC engineers, and other SI/PI peers. You will work with cross-functional teams—including chip, board, and system design—as well as vendors to meet all electrical requirements.
Our computational challenges are so unique we must build the hardware ourselves. We design the hardware, software, and networking technologies powering all Google services. As a Hardware Engineer, you design systems at the core of the world's most powerful computing infrastructure. You will see those systems from concept through to high-volume manufacturing. Your work has the potential to shape the machinery in our cutting-edge data centers, affecting millions of Google users.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
The US base salary range for this full-time position is $183,000-$271,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Drive chip-package-system co-design for HPC by performing SI/PI analysis and optimization using 2.5D/3D technologies to refine product definitions, chip floorplans, and power tree structures.
-
Develop power integrity methodologies and evaluate new package technologies to enhance accuracy, productivity, and performance for advanced hardware projects.
-
Collaborate with chip, system, and supply teams to define SI/PI design targets and explore tradeoffs between performance and DFM for successful production closure.
-
Evaluate high-speed interface IP and provide critical feedback on chip floorplans to ensure optimal package/system routability and signal integrity.
-
Lead the development of innovative methodologies for advanced package technologies, ensuring smooth implementation from early planning through high-volume manufacturing and failure debug.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
8 years of experience with SI/PI design for chip/package or system PCB.
-
Experience in industry SIPI modeling tool chains (e.g., HFSS, ADS, Sigrity, Siwave, etc.).
Preferred qualifications
-
Master’s degree or PhD in Electrical Engineering or Signal/Power Integrity.
-
Experience in 2.5D/3D package design, including silicon interposer, silicon bridge, and 3D die stacking technologies, including expertise in SI/PI analysis for high-speed interconnects (HBMx, D2D, Ethernet, PCIe).
-
Knowledge of next-generation memory and chiplet standards, including timing budget and design & sign-off methodologies.
-
Understanding of STA, on-chip DVD/EMIR, system voltage budgets, and VR (voltage regulator) modeling and design.
-
Excellent cross-functional leadership skills.
-
Proficient in Python, Matlab, or C++ to establish automation flows and conduct advanced data processing and analysis.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Frontend Software Engineer, ML Platform, Autopilot Infrastructure
Tesla · Palo Alto, California

Mobile App Engineer, Service & Roadside Assistance, Vehicle Software
Tesla · Palo Alto, California

Software Engineer, Mobile App, Vehicle Software
Tesla · Palo Alto, California

Frontend Software Engineer, Energy Residential
Tesla · Fremont, California

Senior Software Engineer – Golang (m/w/d) - Gigafactory Berlin-Brandenburg
Tesla · Grünheide (mark), Brandenburg
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
10条评价
4.5
10条评价
工作生活平衡
3.2
薪酬
4.3
企业文化
4.1
职业发展
4.2
管理层
3.8
82%
推荐率
优点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
缺点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
薪资范围
57,503个数据点
Mid/L4
Mid/L4 · Accessibility Analyst
1份报告
$214,500
年薪总额
基本工资
$165,000
股票
-
奖金
-
$214,500
$214,500
面试评价
9条评价
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新动态
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago