トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

Silicon Product Test Engineer, Google Cloud

職種QA
経験ミドル級
勤務オンサイト
雇用正社員
掲載1ヶ月前
応募する

About the job

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

As a Silicon Product Test Engineer, you will be responsible for defining, implementing, and using the software, hardware, and analytics systems necessary to characterize and diagnose manufacturing test yield loss and in-field quality escapes for highly complex ASIC’s and SoC’s

You will support silicon test strategy definition, and participate in creating design-for-test (DFT) and design-for-debug (DFD) specifications for complex So Cs in advanced technologies. As a member of the Silicon Engineering team, you are directly responsible for planning, data analysis, diagnosing memory and logic scan test failures, increasing production quality, and enhancing yield.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

The US base salary range for this full-time position is $138,000-$198,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Develop and execute strategies for ASIC/SoC new product introduction, planning, bring-up, verification, characterization, and qualification support.

  • Drive interactions with suppliers, wafer fabs and OSATs, own and drive checkpoints for key quality metrics.

  • Audit screening programs before releasing to production.

  • Setup and maintain test, diagnosis, and yield analysis infrastructure, including Return Material Authorization (RMA) support.

  • Collaborate with cross-functional teams across the globe including ATE test engineering, system level test, packaging, supply chain, and operations to ensure high production yield and high quality in-field operation.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Mechanical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.

  • 4 years of experience in product engineering, yield engineering, or test engineering.

  • Experience with integrated circuit (IC) manufacturing (e.g., wafer processing, semiconductor packaging, or silicon testing).

  • Experience with test coverage, Automatic Test Equipment (ATE), or Defective Parts per Million (DPPM) reduction.

  • Experience in yield improvement and RMA.

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Mechanical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.

  • Experience with test industry standards, and DFT best practices, including Automatic Test Pattern Generation (ATPG) Stuck-At Fault/Transition Delay Fault (SAF/TDF), High Bandwidth Memory (HBM), Memory Built-In Self-Test (MBIST) or repair, diagnostic tools, yield improvement.

  • Experience working with wafers fabs or advanced packaging for yield engineering.

  • Experience delivering HVM screening solutions for high performance computing chips in advanced technology nodes with low DPPM.

  • Experience with statistical analysis (e.g., JMP) and yield management systems (e.g., Exensio, Yield Explorer).

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense