refresh

トレンド企業

トレンド企業

採用

求人Google

Senior Physical Design Floorplan Engineer, Google Cloud

Google

Senior Physical Design Floorplan Engineer, Google Cloud

Google

·

On-site

·

Full-time

·

2w ago

About the job

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Define and drive to the implementation of physical design SoC Floorplan methodologies.

  • Take ownership of Floorplanning of one or more level.

  • Drive to the closure of Floorplanning of Subsystem (SS) or top level.

  • Contribute to design methodology, libraries, and code review.

  • Define the physical push down methodologies for the physical design engineers.

Minimum qualifications

  • Bachelor’s degree in Electrical Engineering or equivalent practical experience.

  • 8 years of experience with advanced design, including clock or voltage domain crossing, Design for Testing (DFT), and low power designs.

  • Experience with System on a Chip (SoC) cycles.

  • Experience in high-performance, high-frequency, and low-power designs.

Preferred qualifications

  • Experience in Very-Large-Scale Integration (VLSI) design in SoC or multiple-cycles of SoC in Application-Specific Integrated Circuit (ASIC) design.

  • Experience in automations and scripting with TCL/Python.

  • Experience with Floorplan convergence on Sub-System (SS) or SoC.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

3.7

25件のレビュー

ワークライフバランス

3.8

報酬

4.2

企業文化

3.4

キャリア

3.9

経営陣

2.8

68%

友人に勧める

良い点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

改善点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

給与レンジ

57,502件のデータ

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0件のレポート

$176,704

年収総額

基本給

-

ストック

-

ボーナス

-

$150,298

$203,110

面接体験

9件の面接

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense