热门公司

Google
Google

Organizing the world's information and making it universally accessible.

Senior Silicon DFT Engineer

职能前端
级别资深
方式现场办公
类型全职
发布3个月前
立即申请

福利待遇

Learning Budget

医疗保险

必备技能

TypeScript

React

PostgreSQL

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will work on SOC Design for Test (DFT) Architecture to implement and validate from the SOC level. You will work on SOC level ATPG and MBIST pattern generation to deliver and support post-silicon bring-up, including subsystem level pattern retargeting. The role requires working with the product engineering team on silicon bring-up and writing basic scripts to automate the DFT flow. Additionally, you will communicate and work with multi-disciplined and multi-site teams.

The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Perform SOC level Memory Testing and repair feature verification, ATPG pattern generation, retarget and ensure coverage goals are met.

  • Develop and release the SOC DFT STA Constraint and validation along with RTL signoff checks.

  • Work on gate level simulation both no-timing and timing.

  • Integrate SOC DFT, Scan architecture, IJTAG network integration and verification.

  • Integrate and verify PHYs and Mixed-Signal IP DFT along with BSCAN.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.

  • 5 years of experience in SoC , DFT aspects.

  • Experience with ATPG, Low Power designs, Memory BIST, JTAG, IJTAG tools and flow.

  • Experience with DFT EDA Tool Tessent.

Preferred qualifications

  • 10 years of experience in SoC , DFT aspects.

  • Experience in Synthesis, Lint, LEC and DFT timing and STA.

  • Experience in a scripting language such as Perl, Python.

  • Knowledge of high performance design DFT techniques.

  • Understanding of the end-to-end flows such as Design, Verification, DFT and PD.

  • Ability to scale DFT with a focus on area overhead.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

员工数

Mountain View

总部位置

$1,700B

企业估值

评价

10条评价

4.5

10条评价

工作生活平衡

3.2

薪酬

4.3

企业文化

4.1

职业发展

4.2

管理层

3.8

82%

推荐率

优点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

缺点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

薪资范围

57,503个数据点

Mid/L4

Mid/L4 · Accessibility Analyst

1份报告

$214,500

年薪总额

基本工资

$165,000

股票

-

奖金

-

$214,500

$214,500

面试评价

9条评价

难度

3.4

/ 5

时长

14-28周

录用率

44%

体验

正面 0%

中性 56%

负面 44%

面试流程

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense