トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

Senior Silicon DFT Engineer

職種フロントエンド
経験シニア級
勤務オンサイト
雇用正社員
掲載3ヶ月前
応募する

福利厚生

Learning Budget

健康保険

必須スキル

TypeScript

React

PostgreSQL

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will work on SOC Design for Test (DFT) Architecture to implement and validate from the SOC level. You will work on SOC level ATPG and MBIST pattern generation to deliver and support post-silicon bring-up, including subsystem level pattern retargeting. The role requires working with the product engineering team on silicon bring-up and writing basic scripts to automate the DFT flow. Additionally, you will communicate and work with multi-disciplined and multi-site teams.

The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Perform SOC level Memory Testing and repair feature verification, ATPG pattern generation, retarget and ensure coverage goals are met.

  • Develop and release the SOC DFT STA Constraint and validation along with RTL signoff checks.

  • Work on gate level simulation both no-timing and timing.

  • Integrate SOC DFT, Scan architecture, IJTAG network integration and verification.

  • Integrate and verify PHYs and Mixed-Signal IP DFT along with BSCAN.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.

  • 5 years of experience in SoC , DFT aspects.

  • Experience with ATPG, Low Power designs, Memory BIST, JTAG, IJTAG tools and flow.

  • Experience with DFT EDA Tool Tessent.

Preferred qualifications

  • 10 years of experience in SoC , DFT aspects.

  • Experience in Synthesis, Lint, LEC and DFT timing and STA.

  • Experience in a scripting language such as Perl, Python.

  • Knowledge of high performance design DFT techniques.

  • Understanding of the end-to-end flows such as Design, Verification, DFT and PD.

  • Ability to scale DFT with a focus on area overhead.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense