招聘
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As part of our Server Chip Design team, you will use your ASIC design experience to be part of a team that creates the SoC VLSI design cycle from start to finish. You will collaborate closely with design and verification engineers in active projects, creating architecture definitions with RTL coding, and running block level simulations.
In this role, you will contribute in all phases of Application-Specific Integrated Circuit (ASIC) designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis, etc. to specify and deliver high quality SoC/RTL. You will solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.
The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
Responsibilities
-
Define the block level design documents such as interface protocol, block diagram, transaction flow, pipeline, and more.
-
Perform RTL development (e.g., coding and debug in Verilog, System Verilog, VHDL), function/performance simulation debug, and Lint/CDC/FV/UPF checks.
-
Participate in synthesis, timing/power, and FPGA/silicon bring-up.
-
Participate in test plan and coverage analysis of the block and SOC-level verification.
-
Communicate and work with multi-disciplined and multi-site teams.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
-
10 years of experience architecting networking ASICs from specification to production.
-
8 years of experience in technical leadership.
-
Experience in one of the following areas: arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.
-
Experience developing RTL for ASIC subsystems.
Preferred qualifications
-
Experience working with design networking like: Remote Direct Memory Access (RDMA) or packet processing and system design principles for low latency, high throughput, security, and reliability.
-
Experience in TCP, IP, Ethernet, PCIE and DRAM including Network on Chip (NoC) principles and protocols (AXI, ACE, and CHI).
-
Experience architecting networking switches, end points, and hardware offloads.
-
Understanding of packet classification, processing, queuing, scheduling, switching, routing, traffic conditioning, and telemetry.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

FX Client Platforms Development Lead (VP)
Citigroup · London, United Kingdom

TECHNICAL LEAD L1
Wipro · Coimbatore, India

Director of Software Engineering
JPMorgan Chase · Wilmington, DE, United States, US

TECHNICAL LEAD L1
Wipro · Hyderabad, India

Sr Manager / Director, Software Engineering (Prisma Access) Santa Clara, CA 01/26/2026
Palo Alto Networks · santa clara
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
3.7
25条评价
工作生活平衡
3.8
薪酬
4.2
企业文化
3.4
职业发展
3.9
管理层
2.8
68%
推荐给朋友
优点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
缺点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
薪资范围
57,502个数据点
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0份报告
$176,704
年薪总额
基本工资
-
股票
-
奖金
-
$150,298
$203,110
面试经验
9次面试
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
新闻动态
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
3d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
3d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
3d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
3d ago