
Organizing the world's information and making it universally accessible.
Silicon Senior uArch/RTL Engineer, Google Cloud
-
Own microarchitecture and implementation of complex IPs and subsystems.
-
Take ownership of RTL implementation and quality checks of one or more modules.
-
Contribute to design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams.
-
Identify and drive Power, Performance and Area (PPA) improvements for the modules owned.
-
Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
In this role, you will be part of a team developing So Cs used to accelerate Machine Learning (ML) computation in data centers. You will solve technical problems with innovative and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind. You will collaborate with members of architecture, verification, power and performance, physical design etc. to specify and deliver high quality designs for next generation data center accelerators.
Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
8 years of experience in Application-Specific Integrated Circuit/System on a chip (ASIC/SoC) development with Verilog/System Verilog.
-
Experience in micro-architecture and design of IPs and Subsystems.
-
Experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT).
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Staff Software Engineer - Capacity Expansion
GE Vernova · Hyderabad; Bengaluru

Senior Guidance, Navigation & Control (GNC) Engineer, Air Dominance & Strike
Anduril · Costa Mesa, California, United States

Senior Mechanical Engineer
Lockheed Martin · Moorestown, New Jersey

(Senior) Consultant - Local Mobility
EY

Staff Engineer
eBay · Remote India
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%