トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

Silicon Senior uArch/RTL Engineer, Google Cloud

職種エンジニアリング
経験シニア級
勤務オンサイト
雇用正社員
掲載3週間前
応募する
  • Own microarchitecture and implementation of complex IPs and subsystems.

  • Take ownership of RTL implementation and quality checks of one or more modules.

  • Contribute to design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams.

  • Identify and drive Power, Performance and Area (PPA) improvements for the modules owned.

  • Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

In this role, you will be part of a team developing So Cs used to accelerate Machine Learning (ML) computation in data centers. You will solve technical problems with innovative and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind. You will collaborate with members of architecture, verification, power and performance, physical design etc. to specify and deliver high quality designs for next generation data center accelerators.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 8 years of experience in Application-Specific Integrated Circuit/System on a chip (ASIC/SoC) development with Verilog/System Verilog.

  • Experience in micro-architecture and design of IPs and Subsystems.

  • Experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT).

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense