
Organizing the world's information and making it universally accessible.
Silicon Senior uArch/RTL Engineer, Google Cloud
-
Own microarchitecture and implementation of complex IPs and subsystems.
-
Take ownership of RTL implementation and quality checks of one or more modules.
-
Contribute to design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams.
-
Identify and drive Power, Performance and Area (PPA) improvements for the modules owned.
-
Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
In this role, you will be part of a team developing So Cs used to accelerate Machine Learning (ML) computation in data centers. You will solve technical problems with innovative and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind. You will collaborate with members of architecture, verification, power and performance, physical design etc. to specify and deliver high quality designs for next generation data center accelerators.
Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
8 years of experience in Application-Specific Integrated Circuit/System on a chip (ASIC/SoC) development with Verilog/System Verilog.
-
Experience in micro-architecture and design of IPs and Subsystems.
-
Experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT).
Total Views
0
Total Apply Clicks
0
Total Mock Apply
0
Total Bookmarks
0
Similar jobs

Staff Engineer
eBay · Remote India

Senior Mechanical Engineer
Lockheed Martin · Moorestown, New Jersey

Senior Guidance, Navigation & Control (GNC) Engineer, Air Dominance & Strike
Anduril · Costa Mesa, California, United States

Principal Software Engineer/Release Train Engineer
Raytheon (RTX) · US-MA-WOBURN-WB1 ~ 235 Presidential Way ~ SPENCER BLDG

Senior Technical Lead
HCL Technologies · Santa Clara, United States
About Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
Employees
Mountain View
Headquarters
$1,700B
Valuation
Reviews
10 reviews
4.5
10 reviews
Work-life balance
3.2
Compensation
4.3
Culture
4.1
Career
4.2
Management
3.8
82%
Recommend to a friend
Pros
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
Cons
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
Salary Ranges
57,503 data points
Mid/L4
Mid/L4 · Accessibility Analyst
1 reports
$214,500
total per year
Base
$165,000
Stock
-
Bonus
-
$214,500
$214,500
Interview experience
9 interviews
Difficulty
3.4
/ 5
Duration
14-28 weeks
Offer rate
44%
Experience
Positive 0%
Neutral 56%
Negative 44%
Interview process
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
Common questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
Latest updates
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago