refresh

热门公司

Trending

招聘

JobsGoogle

ASIC RTL Engineer, Integration

Google

ASIC RTL Engineer, Integration

Google

·

On-site

·

Full-time

·

1mo ago

Benefits & Perks

Professional development budget

401(k) matching

Competitive salary and equity package

Parental leave

Learning

Equity

Parental Leave

Required Skills

Python

Node.js

React

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Work on a team of Register-Transfer Level (RTL) engineers with Internet Protocol (IP)/Subsystem development. Plan tasks, build subsystems, run quality flows, create automation, hold code and design reviews, code development of features in the IP/Subsystem.

  • Interact with the architecture team and develop implementation (e.g., micro-architecture and coding) strategies to meet quality, schedule and Power Performance Area (PPA) for the IP.

  • Work with the cross-functional team of Verification, Design for Test, Physical Design and Software teams to make design decisions and represent project status throughout the development process.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 8 years of experience with digital reasoning design principles, RTL design concepts, and languages like Verilog or System Verilog.

  • Experience with micro-architecture and coding in one or more of these areas: memory compression, interconnects, coherence, cache, Dynamic Random Access Memory (DRAM) controller, Physical Layer Devices (PHYs).

  • Experience in performance design, multi power domains with clocking.

  • Experience with multiple System on a chip (So Cs).

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science.

  • Experience with micro-architecture design, with the knowledge of system design to develop IPs with PPA.

  • Experience with multiple quality checks performed at front-end (e.g., Lint, CDC/RDC, Synthesis, LEC, etc.).

  • Experience with chip design flow, with the knowledge of cross-domain involving Design Verification (DV)/Design for Testability (DFT)/Physical Design/Software.

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

Employees

Mountain View

Headquarters

$1,700B

Valuation

Reviews

3.7

25 reviews

Work Life Balance

3.8

Compensation

4.2

Culture

3.4

Career

3.9

Management

2.8

68%

Recommend to a Friend

Pros

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

Cons

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

Salary Ranges

63,375 data points

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0 reports

$176,704

total / year

Base

-

Stock

-

Bonus

-

$150,298

$203,110

Interview Experience

9 interviews

Difficulty

3.4

/ 5

Duration

14-28 weeks

Offer Rate

44%

Experience

Positive 0%

Neutral 56%

Negative 44%

Interview Process

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

Common Questions

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense