热门公司

Google
Google

Organizing the world's information and making it universally accessible.

ASIC RTL Engineer, Integration

职能前端
级别应届/初级
方式现场办公
类型全职
发布3个月前
立即申请

福利待遇

Learning Budget

股权

育儿假

必备技能

Python

Node.js

React

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Work on a team of Register-Transfer Level (RTL) engineers with Internet Protocol (IP)/Subsystem development. Plan tasks, build subsystems, run quality flows, create automation, hold code and design reviews, code development of features in the IP/Subsystem.

  • Interact with the architecture team and develop implementation (e.g., micro-architecture and coding) strategies to meet quality, schedule and Power Performance Area (PPA) for the IP.

  • Work with the cross-functional team of Verification, Design for Test, Physical Design and Software teams to make design decisions and represent project status throughout the development process.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 8 years of experience with digital reasoning design principles, RTL design concepts, and languages like Verilog or System Verilog.

  • Experience with micro-architecture and coding in one or more of these areas: memory compression, interconnects, coherence, cache, Dynamic Random Access Memory (DRAM) controller, Physical Layer Devices (PHYs).

  • Experience in performance design, multi power domains with clocking.

  • Experience with multiple System on a chip (So Cs).

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science.

  • Experience with micro-architecture design, with the knowledge of system design to develop IPs with PPA.

  • Experience with multiple quality checks performed at front-end (e.g., Lint, CDC/RDC, Synthesis, LEC, etc.).

  • Experience with chip design flow, with the knowledge of cross-domain involving Design Verification (DV)/Design for Testability (DFT)/Physical Design/Software.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

员工数

Mountain View

总部位置

$1,700B

企业估值

评价

10条评价

4.5

10条评价

工作生活平衡

3.2

薪酬

4.3

企业文化

4.1

职业发展

4.2

管理层

3.8

82%

推荐率

优点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

缺点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

薪资范围

57,503个数据点

Mid/L4

Mid/L4 · Accessibility Analyst

1份报告

$214,500

年薪总额

基本工资

$165,000

股票

-

奖金

-

$214,500

$214,500

面试评价

9条评价

难度

3.4

/ 5

时长

14-28周

录用率

44%

体验

正面 0%

中性 56%

负面 44%

面试流程

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense