
Organizing the world's information and making it universally accessible.
ASIC RTL Engineer, Integration
복지 및 혜택
•교육비 지원
•스톡옵션
•육아휴직
필수 스킬
Python
Node.js
React
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.
Responsibilities
-
Work on a team of Register-Transfer Level (RTL) engineers with Internet Protocol (IP)/Subsystem development. Plan tasks, build subsystems, run quality flows, create automation, hold code and design reviews, code development of features in the IP/Subsystem.
-
Interact with the architecture team and develop implementation (e.g., micro-architecture and coding) strategies to meet quality, schedule and Power Performance Area (PPA) for the IP.
-
Work with the cross-functional team of Verification, Design for Test, Physical Design and Software teams to make design decisions and represent project status throughout the development process.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
8 years of experience with digital reasoning design principles, RTL design concepts, and languages like Verilog or System Verilog.
-
Experience with micro-architecture and coding in one or more of these areas: memory compression, interconnects, coherence, cache, Dynamic Random Access Memory (DRAM) controller, Physical Layer Devices (PHYs).
-
Experience in performance design, multi power domains with clocking.
-
Experience with multiple System on a chip (So Cs).
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science.
-
Experience with micro-architecture design, with the knowledge of system design to develop IPs with PPA.
-
Experience with multiple quality checks performed at front-end (e.g., Lint, CDC/RDC, Synthesis, LEC, etc.).
-
Experience with chip design flow, with the knowledge of cross-domain involving Design Verification (DV)/Design for Testability (DFT)/Physical Design/Software.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Frontend Software Engineer, ML Platform, Autopilot Infrastructure
Tesla · Palo Alto, California

Mobile App Engineer, Service & Roadside Assistance, Vehicle Software
Tesla · Palo Alto, California

Software Engineer, Mobile App, Vehicle Software
Tesla · Palo Alto, California

Frontend Software Engineer, Energy Residential
Tesla · Fremont, California

Senior Software Engineer – Golang (m/w/d) - Gigafactory Berlin-Brandenburg
Tesla · Grünheide (mark), Brandenburg
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%