채용
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
In this role, you will be working on SoC-level RTL design for the data center accelerators. You will work on RTL, architecture, design and implementation of global communication busses, and integration of Application-Specific Integrated Circuit (ASIC) designs. You will interact with ASIC development teams. You will own deliverables to the cross-functional teams (e.g., Physical Design, Verification, Validation, Firmware) at various project milestones. You will also be involved in defining and creating methodologies that enable a highly efficient design environment for all ASIC engineers. You will be a contributor to the development of Google's AI accelerators. You will leverage the experience in digital reasoning design, computer architecture, and RTL coding to create efficient hardware solutions. You will manage technical problems at the forefront of Artificial Intelligence (AI) hardware, working in a changing and collaborative environment.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
The US base salary range for this full-time position is $163,000-$237,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Define and document the microarchitecture for digital designs within the TPU.
-
Write high-quality, performant, and power-efficient Register Transfer Level (RTL) code in System Verilog.
-
Collaborate with the verification team to develop test plans, debug RTL, and ensure functional correctness.
-
Work with the Physical Design team to meet timing, area, power, and manufacturability requirements.
-
Contribute to the development and enhancement of design tools, flows, and methodologies.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
5 years of experience with RTL coding using Verilog/System Verilog.
-
Experience with industry-standard EDA tools for simulation, synthesis, and power analysis.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
-
Experience with architecting Register-Transfer Level (RTL) solutions employing software based construction, instantiation, customization and generation of RTL.
-
Experience with System on a Chip (SOC) implementation standards and interfaces (e.g., Advanced Extensible Interface (AXI)).
-
Experience with CDC, RDC, RTL Linting and LEC.
-
Experience with scripting languages (e.g., TCL, Python or Perl)
-
Knowledge of digital design fundamentals, including synchronous and asynchronous reasoning, state machines, and bus protocols.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Principal Supplier Process Engineer
Dell · Bangkok, Thailand

Sr./Principal Mixed Signal Digital Architect
Lightmatter · Toronto, ON

Senior Software Engineer, Global Converse, ITC
Nike · Karnataka, India

Engineer / Senior Engineer - CAD
Valeo · Chennai

Senior Software Engineer, Autonomous Vehicle Performance Metrics
Motional · Boston, Massachusetts, United States
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
3.7
25개 리뷰
워라밸
3.8
보상
4.2
문화
3.4