热门公司

Google
Google

Organizing the world's information and making it universally accessible.

Senior ASIC RTL Engineer, Silicon

职能工程
级别资深
方式现场办公
类型全职
发布1个月前
立即申请

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Define block-level design documents (e.g., interface protocols, block diagrams, transaction flows, pipelines, etc.).
  • Perform RTL coding, function or performance simulation debugging, and Lint, Clock Domain Crossing (CDC), Formal Verification (FV), and Unified Power Format (UPF) checks.
  • Participate in synthesis, timing and power closure, and FPGA or silicon bring-up.
  • Work on sub-system and chip-level integration activities, including: task planning, holding code and design reviews, and developing features.
  • Interact with the architecture team to develop implementation (microarchitecture and coding) strategies to meet quality, schedule, and PPA targets for sub-system and chip-level integration.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 8 years of experience with digital logic design principles, RTL design concepts, and languages (e.g., Verilog or System Verilog).
  • 8 years of experience with logic synthesis techniques to optimize RTL code, performance, and power, as well as low-power design techniques.
  • Experience with high-performance design and multi-power domains with clocking.

Preferred qualifications

  • Master's or PhD degree in Electrical Engineering, Computer Engineering, or Computer Science.
  • Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.
  • Experience with ASIC design methodologies for front quality checks (e.g., Lint, CDC/RDC).
  • Experience in high-performance design, multi-power domains with clocking, and multiple So Cs with silicon success.
  • Knowledge of memory compression, fabric, coherence, cache, or DRAM.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

员工数

Mountain View

总部位置

$1,700B

企业估值

评价

10条评价

4.5

10条评价

工作生活平衡

3.2

薪酬

4.3

企业文化

4.1

职业发展

4.2

管理层

3.8

82%

推荐率

优点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

缺点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

薪资范围

57,503个数据点

Mid/L4

Mid/L4 · Accessibility Analyst

1份报告

$214,500

年薪总额

基本工资

$165,000

股票

-

奖金

-

$214,500

$214,500

面试评价

9条评价

难度

3.4

/ 5

时长

14-28周

录用率

44%

体验

正面 0%

中性 56%

负面 44%

面试流程

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense