
Organizing the world's information and making it universally accessible.
Senior ASIC RTL Engineer, Silicon
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
Responsibilities
- Define block-level design documents (e.g., interface protocols, block diagrams, transaction flows, pipelines, etc.).
- Perform RTL coding, function or performance simulation debugging, and Lint, Clock Domain Crossing (CDC), Formal Verification (FV), and Unified Power Format (UPF) checks.
- Participate in synthesis, timing and power closure, and FPGA or silicon bring-up.
- Work on sub-system and chip-level integration activities, including: task planning, holding code and design reviews, and developing features.
- Interact with the architecture team to develop implementation (microarchitecture and coding) strategies to meet quality, schedule, and PPA targets for sub-system and chip-level integration.
Minimum qualifications
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 8 years of experience with digital logic design principles, RTL design concepts, and languages (e.g., Verilog or System Verilog).
- 8 years of experience with logic synthesis techniques to optimize RTL code, performance, and power, as well as low-power design techniques.
- Experience with high-performance design and multi-power domains with clocking.
Preferred qualifications
- Master's or PhD degree in Electrical Engineering, Computer Engineering, or Computer Science.
- Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.
- Experience with ASIC design methodologies for front quality checks (e.g., Lint, CDC/RDC).
- Experience in high-performance design, multi-power domains with clocking, and multiple So Cs with silicon success.
- Knowledge of memory compression, fabric, coherence, cache, or DRAM.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Senior Software Engineer, Infrastructure
Sentry · San Francisco, California

Senior Software Engineer (C/C++) - Space Networks
Nokia · Poland, PL

Senior Technical Lead
HCL Technologies

Electrical (Antenna and RF Subsystems) Senior Engineer (SMES)
Lockheed Martin · Moorestown, New Jersey

Senior Salesforce Developer
Allegro Micro · Alabang, Muntinlupa City, Philippines
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%