refresh

トレンド企業

トレンド企業

採用

求人Google

ASIC RTL Design Engineer III, Silicon

Google

ASIC RTL Design Engineer III, Silicon

Google

·

On-site

·

Full-time

·

2w ago

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role you will contribute in creating the micro-architecture of the mobile SOC's subsystems, integrating multiple first-party/ third-party components, and running extensive quality checks including Lint, Clock Domain Crossing (CDC), low power checks (VCLP), synthesis, and timing and power analysis. You will be able to timely deliver Subsystems and work with various cross-functional teams ( DV/DFT/PD/Power) to ensure quality.

The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Define the block-level design document (e.g., interface protocol, block diagram, transaction flow, pipeline, etc.).

  • Perform RTL coding, function/performance simulation debug, and Lint/Cyber Defense Center (CDC)/Formal Verification (FV)/
    Unified Power Format (UPF) checks.

  • Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.

  • Participate in test plan and coverage analysis of the block and ASIC-level verification.

  • Communicate and work with multi-disciplined and multi-site teams.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 4 years of experience with digital logic design principles, RTL design concepts, and languages, such as Verilog or System Verilog.

  • Experience with logic synthesis techniques to optimize RTL code, performance and power, as well as low-power design techniques.

Preferred qualifications

  • Master's or PhD degree in Electrical Engineering, Computer Engineering, or Computer Science.

  • Experience with a scripting language like Perl or Python.

  • Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.

  • Knowledge of high-performance and low-power design techniques, assertion-based formal verification, FPGA and emulation platforms, and SOC architecture.

  • Knowledge of memory compression, fabric, coherence, cache, or DRAM.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

3.7

25件のレビュー

ワークライフバランス

3.8

報酬

4.2

企業文化

3.4

キャリア

3.9

経営陣

2.8

68%

友人に勧める

良い点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

改善点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

給与レンジ

57,502件のデータ

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0件のレポート

$176,704

年収総額

基本給

-

ストック

-

ボーナス

-

$150,298

$203,110

面接体験

9件の面接

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense