採用

Senior Silicon Physical Design Engineer
placeTel Aviv, Israel; Haifa, Israel
·
On-site
·
Full-time
·
1mo ago
Benefits & Perks
•Parental leave
•Competitive salary and equity
•Creative environment
•Health benefits
•Flexible work schedule
•Remote options
•Parental Leave
•Healthcare
Required Skills
Adobe Creative Suite
Sketch
Framer
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a SoC Physical Design Engineer, you will collaborate with functional design, Design for Testing (DFT), architecture, and packaging engineers. In this role, you will solve technical problems with innovative micro-architecture and practical logic circuits solutions, while evaluating design options with optimized performance, power, and area in mind.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
Responsibilities
-
Use problem-solving and simulation techniques to ensure performance, power, and area (PPA) are within defined requirements.
-
Collaborate with cross-functional teams to debug failures or performance shortfalls and meet program goals in lab or simulation.
-
Design chips, chip-subsystems, or partitions within subsystems from synthesis through place and route, and sign off convergence, ensuring that the design meets the architecture goals of power, performance, and area.
-
Develop, validate, and improve Electronic Design Automation (EDA) methodology for a specialized sign off or implementation domain to enable cross-functional teams to build and deliver blocks that are correct by construction and ease convergence efforts.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
5 years of experience with System on a Chip (SoC) cycles.
-
Experience with advanced design, including clock/voltage domain crossing, DFT, and low power designs.
-
Experience in high-performance, high-frequency, and low-power designs.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
-
Experience with scripting languages such as Perl, Python, or Tcl.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Customer Experience Engineer (Software Engineer 2)
Microsoft · India, Telangana, Hyderabad

System Software Engineer
NVIDIA · Israel, Yokneam

Forward Deployed Engineer II
Microsoft · United States, Washington, Redmond

ASIC Engineer, SoC Verification
Meta · Austin, TX

ASIC Engineer, Performance & Package Verification
Meta ·
About Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
Employees
Mountain View
Headquarters
$1,700B
Valuation
Reviews
3.7
25 reviews
Work Life Balance
3.8
Compensation
4.2
Culture
3.4
Career
3.9
Management
2.8
68%
Recommend to a Friend
Pros
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
Cons
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
Salary Ranges
63,375 data points
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0 reports
$176,704
total / year
Base
-
Stock
-
Bonus
-
$150,298
$203,110
Interview Experience
9 interviews
Difficulty
3.4
/ 5
Duration
14-28 weeks
Offer Rate
44%
Experience
Positive 0%
Neutral 56%
Negative 44%
Interview Process
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
News & Buzz
Video game company stock prices dip after Google introduces an AI world-generation tool - The Verge
Source: The Verge
News
·
5w ago
Google Faces New ‘Gemini’ Trademark Suit From Speakers Company - Bloomberg Law News
Source: Bloomberg Law News
News
·
5w ago
A Bunch Of Big Video Game Company Stocks Just Tanked For A Very Dumb Reason - Kotaku
Source: Kotaku
News
·
5w ago
Videogame stocks slide on Google's AI model that turns prompts into playable worlds - Reuters
Source: Reuters
News
·
5w ago