热门公司

Google
Google

Organizing the world's information and making it universally accessible.

RTL Design Engineer, Google Cloud

职能工程
级别中级
方式现场办公
类型全职
发布1个月前
立即申请

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will be part of a team developing Application-specific integrated circuit (ASICs) used to accelerate machine learning computation in data centers. You will collaborate with members of architecture, verification, power and performance, physical design to specify and deliver quality designs for next generation data center accelerators. You will solve technical problems with micro-architecture and practical reasoning solutions, and evaluate design options with complexity, performance, power.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

Responsibilities

  • Own microarchitecture and implementation of internet protocol (IP) and subsystems.

  • Work with Architecture, Firmware, and Software teams to drive feature closure and develop micro-architecture specifications.

  • Drive design methodology, libraries, debug, code review in coordination with other IP design verification (DV) teams and physical design teams.

  • Identify and drive power, performance and area of improvements.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science or a related field, or equivalent practical experience.

  • 4 years of experience in ASIC development with Verilog/System Verilog, very high speed integrated circuit (VHSIC), hardware description language (VHDL), or Chisel.

  • Experience with micro-architecture and designing IPs and subsystems.

  • Experience in ASIC design verification, synthesis, timing/power analysis, and design for testing (DFT).

Preferred qualifications

  • Experience with coding languages (e.g., Python or Perl).

  • Experience in System on a Chip (SoC) designs and integration flows.

  • Knowledge of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.

  • Knowledge of high performance and low power design techniques.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

员工数

Mountain View

总部位置

$1,700B

企业估值

评价

10条评价

4.5

10条评价

工作生活平衡

3.2

薪酬

4.3

企业文化

4.1

职业发展

4.2

管理层

3.8

82%

推荐率

优点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

缺点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

薪资范围

57,503个数据点

Mid/L4

Mid/L4 · Accessibility Analyst

1份报告

$214,500

年薪总额

基本工资

$165,000

股票

-

奖金

-

$214,500

$214,500

面试评价

9条评价

难度

3.4

/ 5

时长

14-28周

录用率

44%

体验

正面 0%

中性 56%

负面 44%

面试流程

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense