
Organizing the world's information and making it universally accessible.
RTL Design Engineer, Google Cloud
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will be part of a team developing Application-specific integrated circuit (ASICs) used to accelerate machine learning computation in data centers. You will collaborate with members of architecture, verification, power and performance, physical design to specify and deliver quality designs for next generation data center accelerators. You will solve technical problems with micro-architecture and practical reasoning solutions, and evaluate design options with complexity, performance, power.
The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
Responsibilities
-
Own microarchitecture and implementation of internet protocol (IP) and subsystems.
-
Work with Architecture, Firmware, and Software teams to drive feature closure and develop micro-architecture specifications.
-
Drive design methodology, libraries, debug, code review in coordination with other IP design verification (DV) teams and physical design teams.
-
Identify and drive power, performance and area of improvements.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science or a related field, or equivalent practical experience.
-
4 years of experience in ASIC development with Verilog/System Verilog, very high speed integrated circuit (VHSIC), hardware description language (VHDL), or Chisel.
-
Experience with micro-architecture and designing IPs and subsystems.
-
Experience in ASIC design verification, synthesis, timing/power analysis, and design for testing (DFT).
Preferred qualifications
-
Experience with coding languages (e.g., Python or Perl).
-
Experience in System on a Chip (SoC) designs and integration flows.
-
Knowledge of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.
-
Knowledge of high performance and low power design techniques.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%




