refresh

지금 많이 보는 기업

지금 많이 보는 기업

Google
Google

Organizing the world's information and making it universally accessible.

ASIC Design Verification Engineer, Platforms and Devices

직무엔지니어링
경력미들급
근무오피스 출근
고용정규직
게시1개월 전
지원하기

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration

As a part of the Google Silicon Platforms team, you will work on verification of the backbone of Google’s SOC offerings. You collaborate with hardware architects and design engineers for functional and performance verification of infrastructure IP, interconnects, caches, memory management, and system services. You will also work on developing high performance VIPs for protocols supported by our SOCs and closely collaborate on the deployment of the verification stack across a heterogeneous set of IPs.

Our approach to building systems is based on scalability. Your work will include building and verifying a generalized class of system topology abstractions and developing the associated methodologies and tools needed to solve the problem.

As an ASIC Design Verification Engineer, you will be part of a research and development team, and your responsibilities will include building verification components, constrained-random testing, system testing, and verification closure.Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

The US base salary range for this full-time position is $138,000-$198,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Plan and execute the verification of next-generation configurable infrastructure IPs, interconnects, and memory subsystems.

  • Create and enhance constrained-random verification environments using System Verilog and UVM.

  • Identify and write all types of coverage measures for stimulus and corner cases.

  • Debug tests with design engineers to deliver functionally correct blocks and subsystems.

  • Close coverage measures to identify verification holes and show progress towards tape-out.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 4 years of experience verifying digital logic at RTL level using System Verilog or C/C++.

  • Experience creating and using verification components and environments in standard verification methodology (e.g., UVM, SVA, CRV, PSS or LPDV).

  • Experience verifying digital systems using standard IP components/interconnects (e.g., microprocessor cores, hierarchical memory subsystems).

  • Experience with scripting languages and software development frameworks.

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering, or Computer Science with an emphasis on computer architecture.

  • 7 years of experience with building verification methodologies that span simulation, formal, emulation, and FPGA prototyping.

  • Experience with interconnect protocols (e.g., AHB, AXI, ACE, CHI, CCIX, CXL).

  • Experience with performance verification of SOCs, pre-silicon analysis and post-silicon correlation.

  • Experience with architectural background in one or more of the following: caches hierarchies, coherency, memory consistency models, DDR/LPDDR, PCIe, packet processors, security, clock, and power controllers.

전체 조회수

0

전체 지원 클릭

0

전체 Mock Apply

0

전체 스크랩

0

Google 소개

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

직원 수

Mountain View

본사 위치

$1,700B

기업 가치

리뷰

10개 리뷰

4.5

10개 리뷰

워라밸

3.2

보상

4.3

문화

4.1

커리어

4.2

경영진

3.8

82%

지인 추천률

장점

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

단점

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

연봉 정보

57,503개 데이터

Mid/L4

Mid/L4 · Accessibility Analyst

1개 리포트

$214,500

총 연봉

기본급

$165,000

주식

-

보너스

-

$214,500

$214,500

면접 후기

후기 9개

난이도

3.4

/ 5

소요 기간

14-28주

합격률

44%

경험

긍정 0%

보통 56%

부정 44%

면접 과정

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

자주 나오는 질문

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense