
Organizing the world's information and making it universally accessible.
ASIC Design Performance Verification Engineer, Silicon
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a part of the Google Silicon Platforms team, you will work on the performance verification of key IPs in the mobile SOCs. You will collaborate with hardware architects and design engineers for defining performance metrics across different modes and use cases, and verify that the design is able to achieve the requirements within a given power envelope. You will be responsible for infrastructure IP, interconnects, caches, memory management, and system services.
The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.
Responsibilities
-
Verify designs using verification techniques and methodologies.
-
Work cross-functionally to debug failures and verify the functional correctness of the design.
-
Provide test plans, including verification strategy, environment, components, stimulus, checks, and coverage, and ensure documentation is easy to use.
Minimum qualifications
-
Bachelor's degree in electrical engineering, computer engineering, computer science, a related field, or equivalent practical experience.
-
4 years of experience with simulating digital logic at using System Verilog and UVM.
-
Experience with debug tests with arch and design engineers to deliver functionally correct blocks and subsystems.
Preferred qualifications
-
Master's degree or PhD in electrical engineering, computer engineering, or computer science, with a focus on computer architecture.
-
Experience with performance verification of SOCs, pre-silicon analysis, and post-silicon correlation.
-
Experience with interconnect protocols (e.g., AHB, AXI, ACE, CHI, CCIX, CXL).
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

DEVELOPER L4
Wipro · Bengaluru, India

ElectroMechanical Harness Engineer III
Lockheed Martin · Englewood, Colorado

Vehicle Systems Architect
Anduril · Costa Mesa, California, United States

Process Industrialization Controls Engineer
GE Vernova · Greenville

Reliability & Maintenance Engineer, RME Coordinator
Amazon · New Delhi, DL, IND
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%