トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

ASIC Design Performance Verification Engineer, Silicon

職種エンジニアリング
経験ミドル級
勤務オンサイト
雇用正社員
掲載1ヶ月前
応募する

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As a part of the Google Silicon Platforms team, you will work on the performance verification of key IPs in the mobile SOCs. You will collaborate with hardware architects and design engineers for defining performance metrics across different modes and use cases, and verify that the design is able to achieve the requirements within a given power envelope. You will be responsible for infrastructure IP, interconnects, caches, memory management, and system services.

The Platforms and Devices team encompasses Google's various computing software platforms across environments (desktop, mobile, applications), as well as our first party devices and services that combine the best of Google AI, software, and hardware. Teams across this area research, design, and develop new technologies to make our user's interaction with computing faster and more seamless, building innovative experiences for our users around the world.

Responsibilities

  • Verify designs using verification techniques and methodologies.

  • Work cross-functionally to debug failures and verify the functional correctness of the design.

  • Provide test plans, including verification strategy, environment, components, stimulus, checks, and coverage, and ensure documentation is easy to use.

Minimum qualifications

  • Bachelor's degree in electrical engineering, computer engineering, computer science, a related field, or equivalent practical experience.

  • 4 years of experience with simulating digital logic at using System Verilog and UVM.

  • Experience with debug tests with arch and design engineers to deliver functionally correct blocks and subsystems.

Preferred qualifications

  • Master's degree or PhD in electrical engineering, computer engineering, or computer science, with a focus on computer architecture.

  • Experience with performance verification of SOCs, pre-silicon analysis, and post-silicon correlation.

  • Experience with interconnect protocols (e.g., AHB, AXI, ACE, CHI, CCIX, CXL).

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense