
Organizing the world's information and making it universally accessible.
RTL Design Engineer, Multimedia and Machine Learning Accelerators
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
The US base salary range for this full-time position is $163,000-$237,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Perform Verilog/System Verilog Register-Transfer Level (RTL) coding, function/performance simulation debug and Lint/Clock Domain Crossing (CDC)/Formal Verification (FV)/Unified Power Format (UPF) checks.
-
Perform RTL verification using industry standard methodologies; participate in test planning and coverage analysis.
-
Develop RTL implementations that meet engaged power, performance and area goals.
-
Participate in synthesis, timing/power closure and Field-programmable Gate Array (FPGA)/silicon bring-up.
-
Create tools/scripts to automate tasks and track progress, while working with multi-disciplined and multi-site teams in RTL design, verification, or architecture/micro-architecture planning.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
8 years of experience designing RTL digital logic using System Verilog for FPGA/Application-Specific Integrated Circuits (ASICs) or equivalent practical experience.
-
Experience with a scripting language such as Perl or Python.
-
Experience in area, power and performance.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
-
Experience implementing Graphics Processing Unit (GPU), Multimedia Intellectual Property (IP)(Camera, Display or COdec) or Machine Learning IP.
-
Experience with ASIC design methodologies for clock domain checks and reset checks.
-
Proficiency in scripting languages, C/C++ programming and software design skills.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Machine Learning Engineer - 3D Vision Perception
Zoox · Foster City, CA

Robotics Engineer, Maritime
Anduril · Boston, Massachusetts, United States

Software Engineer, Behavior Planning
Aurora · Mountain View, California

AI Inference Performance Engineer
NVIDIA · US, CA, Santa Clara

Algorithm Developer
Applied Materials · Rehovot, Israel
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
10条评价
4.5
10条评价
工作生活平衡
3.2
薪酬
4.3
企业文化
4.1
职业发展
4.2
管理层
3.8
82%
推荐率
优点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
缺点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
薪资范围
57,503个数据点
Junior/L3
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
L3
L4
L5
Junior/L3 · Data Scientist L3
0份报告
$176,704
年薪总额
基本工资
-
股票
-
奖金
-
$150,298
$203,110
面试评价
9条评价
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense