
Organizing the world's information and making it universally accessible.
Signal and Power Integrity Engineer
薪酬
$156,000 - $229,000
福利待遇
•弹性工作
•Learning Budget
•育儿假
•医疗保险
必备技能
React
TypeScript
JavaScript
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As a Chip Package SI/PI Engineer, you will be responsible for the chip package design with signal/power integrity simulation and characterization in the chip, package and system level. Within a concurrent engineering environment, you will be the main part of a larger team with system architects, ASIC engineers, and other SI/PI engineers. You will work with multi cross-functional teams including chip design team, board design team, system design team as well as vendors. You will drive chip packaging signal and power implementations to meet chip, package and system electrical requirements.
The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
The US base salary range for this full-time position is $156,000-$229,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Drive SI/PI analysis and optimization for HPC based on 2.5D/3D technology, influencing product definition, chip floorplan, power tree structures, and netlists.
-
Lead the development of next-generation memory interfaces and evaluate high-speed Interface IP, considering IO PHY, physical design, and SI/PI requirements.
-
Manage Post-Silicon validation and qualification of high-speed interfaces for New Product Introduction (NPI), ensuring performance meets production standards.
-
Partner with chip/system design teams and external vendors to define SI/PI design targets, set chip boundaries, and balance SI/PI and DFM tradeoffs for production closure.
-
Develop innovative methodologies to enhance simulation accuracy and productivity while providing critical feedback on chip floorplans to optimize routability and signal integrity.
Minimum qualifications
-
Bachelor's degree in Mechanical, Material, Electrical Engineering, Technology, Science, a related field, or equivalent practical experience.
-
4 years of experience in SI/PI design for chip/package or system PCB.
-
Experience in industry SIPI modeling tool chains (e.g., HFSS, ADS, Sigrity, Siwave, etc.).
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering, Computer Science, or a related field.
-
Signal and power integrity experience with various high speed interconnects (e.g., HBMx, D2D, Ethernet, PCIe, etc.).
-
Experience with 2.5D/3D package design such as silicon interposer, silicon bridge, 3D die stacking.
-
Cross-functional experience and co-design with chip top design, physical design, STA, package, system and validation teams.
-
Familiar with post SI test environment on memory or high speed serdes.
-
Proficient programming skill and data analysis skill with MATLAB, python, C++, etc. to establish automation flows and data processing.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Frontend Software Engineer, ML Platform, Autopilot Infrastructure
Tesla · Palo Alto, California

Mobile App Engineer, Service & Roadside Assistance, Vehicle Software
Tesla · Palo Alto, California

Software Engineer, Mobile App, Vehicle Software
Tesla · Palo Alto, California

Frontend Software Engineer, Energy Residential
Tesla · Fremont, California

Senior Software Engineer – Golang (m/w/d) - Gigafactory Berlin-Brandenburg
Tesla · Grünheide (mark), Brandenburg
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
10条评价
4.5
10条评价
工作生活平衡
3.2
薪酬
4.3
企业文化
4.1
职业发展
4.2
管理层
3.8
82%
推荐率
优点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
缺点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
薪资范围
57,503个数据点
Mid/L4
Mid/L4 · Accessibility Analyst
1份报告
$214,500
年薪总额
基本工资
$165,000
股票
-
奖金
-
$214,500
$214,500
面试评价
9条评价
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新动态
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago